## DATASHEET

## UT8CR512K32

16 Megabit SRAM Memory

3/2/2020 Version #: 1.0.0

16 Megabit SRAM Memory

3/2/2020

#### **Features**

- 17ns maximum access time
- Asynchronous operation for compatibility with industry-standard 512K x 32 SRAMs
- CMOS compatible inputs and output levels, three-state bidirectional data bus
  - I/O Voltage 3.3 volts, 1.8 volt core
- Operational environment:
  - Intrinsic total-dose: 100K rad(Si)
  - SEL Immune >100 MeV-cm<sup>2</sup>/mg
  - LETth: 9.0 MeV-cm2/mg
  - Memory Cell Saturated xSection: 1.67E-7 cm<sup>2</sup>/bit
  - Neutron Fluence: 3.0E14n/cm<sup>2</sup>
  - Dose Rate
  - Upset 1.0E9 rad(Si)/sec
  - Latchup >1.2E12 rad(Si)/sec
- Packaging options:
  - 68-lead ceramic quad flatpack (20.238 grams with lead frame)
- Standard Microcircuit Drawing 5962-04227
  - QML Q & V compliant part

## Introduction

The UT8CR512K32 is a high-performance CMOS static RAM multi-chip module (MCM), organized as four individual 524,288 words by 8 bit SRAMs with common output enable. Easy memory expansion is provided by active LOW chip enables ( $\overline{E}n$ ), an active LOW output enable ( $\overline{G}$ ), and three-state drivers. This device has a power-down feature that reduces power consumption by more than 90% when deselected.

Writing to each memory device is accomplished by taking the corresponding chip enable ( $\overline{En}$ ) input LOW and write enable ( $\overline{Wn}$ ) input LOW. Data on the eight I/O pins is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>). Reading from the device is accomplished by taking the chip enable ( $\overline{En}$ ) and output enable ( $\overline{G}$ ) LOW while forcing write enable ( $\overline{Wn}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The input/output pins are placed in a high impedance state when the device is deselected ( $\overline{E}n$  HIGH), the outputs are disabled ( $\overline{G}$  HIGH), or during a write operation ( $\overline{E}n$ )LOW and  $\overline{W}n$  LOW). Perform 8, 16, 24, or 32 bit accesses by making  $\overline{W}n$  along with  $\overline{E}n$  a common input to any combination of the discrete memory die.

Version #: 1.0.0

16 Megabit SRAM Memory

3/2/2020



Figure 2: 17ns SRAM Pinout (68)

1819 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 <sup>35</sup>

[I]

N1

A16

B

DQ7(1)

17

V DD2

A12

AL

A13 A14 A15 DQ7(3)

VDDI

3

A18

<u>W</u>3 W3

### **Device Operation**

#### **Pin Names**

| A(18:0) | Address                  | G                | Output Enable |
|---------|--------------------------|------------------|---------------|
| DQ(7:0) | Data Input/Output        | V <sub>DD1</sub> | Power (1.8V)  |
| En(4:1) | Chip Enable (active low) | V <sub>DD2</sub> | Power (3.3V)  |
| Wn(4:1) | Write Enable             | V <sub>ss</sub>  | Ground        |

Each die in the UT8CR512K32 has three control inputs called Chip Enable ( $\overline{En}$ ), Write Enable ( $\overline{Wn}$ ), and Output Enable ( $\overline{G}$ ); 19 address inputs, A(18:0); and eight bidirectional data lines, DQ(7:0). The chip enable ( $\overline{En}$ ) controls device selection, active, and standby modes. Asserting  $\overline{En}$  enables the device, causes  $I_{DD}$  to rise to its active value, and decodes the 19 address inputs to each memory die by selecting the 2,048,000 bytes of memory.  $\overline{Wn}$  controls read and write operations. During a read cycle,  $\overline{G}$  must be asserted to enable the outputs.

#### **Table 1. Device Operation Truth Table**

| G | W | Ē | I/O Mode | Mode              |
|---|---|---|----------|-------------------|
| X | Х | 1 | 3-state  | Standby           |
| X | 0 | 0 | Data in  | Write             |
| 1 | 1 | 0 | 3-state  | Read <sup>2</sup> |
| 0 | 1 | 0 | Data out | Read              |

#### Notes:

1. "X" is defined as a "don't care" condition.

2. Device active; outputs disabled.

## **Read Cycle**

A combination of  $\overline{W}n$  greater than  $V_{IH}$  (min) with  $\overline{E}n$  and  $\overline{G}$  less than  $V_{IL}$  (max) defines a read cycle. Read access time is measured from the latter of Chip Enable, Output Enable, or valid address to valid data output. Read cycles initiate with the assertion of any chip enable or any address change while any chip enable is asserted.

SRAM Read Cycle 1, the Address Access in Figure 3a, is initiated by a change in address inputs while the chip is enabled with  $\overline{G}$  asserted and  $\overline{W}n$  deasserted. Valid data appears on data outputs DQn(7:0) after the specified  $t_{AVQV}$  is satisfied. Outputs remain active throughout the entire cycle. As long as Chip Enable and Output Enable are active, the address inputs may change at a rate equal to the minimum read cycle time ( $t_{AVAV}$ ). Changing addresses prior to satisfying  $t_{AVAV}$  minimum results in an invalid operation. Invalid read cycles will require reinitialization.

SRAM Read Cycle 2, the Chip Enable-controlled Access in Figure 3b, is initiated by  $\overline{E}n$  going active while  $\overline{G}$  remains asserted,  $\overline{W}n$  remains deasserted, and the addresses remain stable for the entire cycle. After the specified  $t_{ETQV}$  is satisfied, the eightbit word addressed by A(18:0) is accessed and appears at the data outputs DQn(7:0).

SRAM Read Cycle 3, the Output Enable-controlled Access in Figure 3c, is initiated by  $\overline{G}$  going active while  $\overline{E}n$  is asserted,  $\overline{W}$  is deasserted, and the addresses are stable. Read access time is  $t_{GLQV}$  unless  $t_{AVQV}$  or  $t_{ETQV}$  have not been satisfied.

## Write Cycle

A combination of  $\overline{W}n$  less than  $V_{IL}(max)$  and  $\overline{E}n$  less than  $V_{IL}(max)$  defines a write cycle. The state of  $\overline{G}$  is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either  $\overline{G}$  is greater than  $V_{IH}(min)$ , or when  $\overline{W}n$  is less than  $V_{L}(max)$ .

Write Cycle 1, the Write Enable-controlled Access is defined by a write terminated by  $\overline{W}n$  going high, with  $\overline{E}n$  still active. The write pulse width is defined by  $t_{WLWH}$  when the write is initiated by  $\overline{W}n$ , and by  $t_{GLQV}$  when the write is initiated by  $\overline{E}n$ . Unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the eight bidirectional pins DQn(7:0) to avoid bus contention.

Write Cycle 2, the Chip Enable-controlled Access is defined by a write terminated by the former of  $\overline{E}n$  or  $\overline{W}n$  going inactive. The write pulse width is defined by  $t_{WLEF}$  when the write is initiated by  $\overline{W}n$ , and by  $t_{ETEF}$  when the write is initiated by  $\overline{E}n$  going active. For the  $\overline{W}n$  initiated write, unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the eight bidirectional pins DQn(7:0) to avoid bus contention.

## **Operational Environment**

The UT8CR512K32 SRAM incorporates special design and layout features which allows operation in a limited environment.

#### Table 2. Operational Environment Design Specifications<sup>1</sup>

| Total Dose                        | 100K                  | rad(Si)        |
|-----------------------------------|-----------------------|----------------|
| Heavy Ion Error Rate <sup>2</sup> | 8.9x10 <sup>-10</sup> | Errors/Bit-Day |

#### Notes:

- 1. The SRAM is immune to latchup to particles >100MeV-cm<sup>2</sup>/mg.
- 2. 90% worst case particle environment, Geosynchronous orbit, 100 mils of Aluminum.

## **Supply Sequencing**

No supply voltage sequencing is required between  $V_{DD1}$  and  $V_{DD2}$ .

### Absolute Maximum Ratings<sup>1</sup>

#### (Referenced to Vss)

| Symbol           | Parameter                                         | Limits        |
|------------------|---------------------------------------------------|---------------|
| V <sub>DD1</sub> | Dc Supply voltage                                 | -0.3 to 2.4V  |
| V <sub>DD2</sub> | DC Supply voltage                                 | -0.3 to 4.5V  |
| V <sub>I/O</sub> | Voltage on any pin                                | -0.3 to 4.5V  |
| T <sub>STG</sub> | Storage Temperature                               | -65 to +150°C |
| P <sub>D</sub>   | Maximum power dissipation                         | 1.2W          |
| Т,               | Maximum junction temperature <sup>2</sup>         | +150°C        |
| θ」               | Thermal resistance, junction-to-case <sup>3</sup> | 5°C/W         |
| lı -             | DC input current                                  | ±5 mA         |

#### Notes:

- 1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance.
- 2. Maximum junction temperature may be increased to +175°C during burn-in and steady-state life.
- 3. Test per MIL-STD-883, Method 1012.

## **Recommended Operating Conditions**

| Symbol           | Parameter               | Limits                                                                             |
|------------------|-------------------------|------------------------------------------------------------------------------------|
| V <sub>DD1</sub> | Positive supply voltage | 1.7 to 1.9V <sup>1</sup>                                                           |
| V <sub>DD2</sub> | Positive supply voltage | 3.0 to 3.6V                                                                        |
| Tc               | Case temperature range  | (P) Screening: -25°C<br>(C) Screening: -55 to+125°C<br>(W) Screening: -40 to+125°C |
| V <sub>IN</sub>  | DC input voltage        | OV to V <sub>DD2</sub>                                                             |

#### Note:

1. For increased noise immunity, supply voltage ( $V_{DD1}$ ) can be increased to 2.0V. If not tested, all applicable DC and AC characteristics are guaranteed by characterization at  $V_{DD1}$  (max) = 2.0V.

### **DC Electrical Characteristics (Pre and Post-Radiation)**\*

#### Unless otherwise noted, T<sub>c</sub> is per the temperature ordered

| Symbol                                                             | Parameter                                   | Condition                                                                                      |                           | MIN                 | MAX                 | Unit |
|--------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------|---------------------|---------------------|------|
| V <sub>IH</sub>                                                    | High-level input voltage                    |                                                                                                |                           |                     |                     | V    |
| V <sub>IL</sub>                                                    | Low-level input voltage                     |                                                                                                |                           |                     | .3*V <sub>DD2</sub> | V    |
| V <sub>OL1</sub>                                                   | Low-level output voltage                    | $I_{OL} = 8mA, V_{DD2} = V_{DD2}$ (min)                                                        |                           |                     | .2*V <sub>DD2</sub> | V    |
| V <sub>OH1</sub>                                                   | High-level output voltage                   | I <sub>OH</sub> = -4mA, V <sub>DD2</sub> = V <sub>DD2</sub> (min)                              |                           | .8*V <sub>DD2</sub> |                     | V    |
| C <sub>IN</sub> <sup>1</sup>                                       | Input capacitance                           | f = 1MHz @ 0V                                                                                  |                           |                     | 44                  | pF   |
| C <sub>IO</sub> <sup>1</sup>                                       | Bidirectional I/O capacitance               | f = 1MHz @ 0V                                                                                  |                           |                     | 21                  | pF   |
| l <sub>IN</sub>                                                    | Input leakage current                       | $V_{IN} = V_{DD2}$ and $V_{SS}$                                                                |                           | -2                  | 2                   | μA   |
| I <sub>OZ</sub>                                                    | Three-state output<br>leakage current       | $V_0 = V_{DD2}$ and $V_{SS}$ ,<br>$V_{DD2} = V_{DD2}$ (max)<br>$\overline{G} = V_{DD2}$ (max)  |                           | -2                  | 2                   | μΑ   |
| I <sub>OS</sub> <sup>2,3</sup>                                     | Short-circuit<br>output current             | $V_{DD2}=V_{DD2} \text{ (max), } V_{O}=V_{DD2}$ $V_{DD2}=V_{DD2} \text{ (max), } V_{O}=V_{SS}$ |                           | -100                | +100                | mA   |
| I <sub>DD1</sub> (OP <sub>1</sub> ) Supply current opera<br>@ 1MHz | Supply current operating                    | Inputs: V <sub>IL</sub> = V <sub>SS</sub> + 0.2V                                               | V <sub>DD1</sub> = 1.9V   |                     | 70                  | mA   |
|                                                                    |                                             | $V_{IH} = V_{DD2} - 0.2V, I_{OUT} = 0$<br>$V_{DD2} = V_{DD2} (max)$                            | V <sub>DD1</sub> = 2.0V   |                     | 76                  | mA   |
|                                                                    | Supply current operating                    | Inputs: $V_{IL} = V_{SS} + 0.2V$ ,                                                             | V <sub>DD1</sub> = 1.9V   |                     | 122                 | mA   |
| I <sub>DD1</sub> (OP <sub>2</sub> )                                | @58.8MHz                                    | $V_{IH} = V_{DD2} - 0.2V, I_{OUT} = 0$ $V_{DD2} = V_{DD2} (max)$                               | V <sub>DD1</sub> = 2.0V   | _                   | 150                 | mA   |
| I <sub>DD2</sub> (OP <sub>1</sub> )                                | Supply current operating<br>@ 1MHz          |                                                                                                |                           |                     | .35                 | mA   |
| I <sub>DD2</sub> (OP <sub>2</sub> )                                | Supply current operating<br>@ 58.8MHz       |                                                                                                |                           |                     | 11                  | mA   |
| L (CD)/                                                            |                                             | CMOS inputs, IOUT = 0                                                                          | V <sub>DD1</sub> = 1.9V   |                     | 65                  | mA   |
| I <sub>DD1</sub> (SB) <sup>4</sup>                                 | Supply current standby<br>@ 0Hz             | $\overline{E} = V_{DD2} - 0.2$                                                                 | V <sub>DD1</sub> = 2.0V   |                     | 72                  | mA   |
| I <sub>DD2</sub> (SB) <sup>4</sup>                                 |                                             | $V_{DD2} = V_{DD2}$ (max)                                                                      | $V_{DD1} = V_{DD1}$ (max) |                     | 8                   | μA   |
| (CD)4                                                              |                                             | CMOS inputs, Iout = 0                                                                          | V <sub>DD1</sub> = 1.9V   |                     | 65                  | mA   |
| I <sub>DD1</sub> (SB) <sup>4</sup>                                 | Supply current standby<br>A(18:0) @ 58.8MHz | $\overline{E} = V_{DD2} - 0.2$                                                                 | V <sub>DD1</sub> = 2.0V   |                     | 72                  | mA   |
| I <sub>DD2</sub> (SB) <sup>4</sup>                                 |                                             | $V_{DD2} = V_{DD2}$ (max)                                                                      | $V_{DD1} = V_{DD1}$ (max) |                     | 8                   | μA   |

#### Notes:

\* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MILSTD-883 Method 1019, Condition A up to the maximum TID level procured.

- 1. Measured only for initial qualification and after process or design changes that could affect input/output capacitance.
- 2. Supplied as a design limit but not guaranteed or tested.
- 3. Not more than one output may be shorted at a time for maximum duration of one second.
- 4.  $V_{IH} = V_{DD2}$  (max),  $V_{IL} = 0V$ .

16 Megabit SRAM Memory

Version #: 1.0.0

## AC Characteristics Read Cycle (Pre and Post-Radiation)\*

#### V<sub>DD1</sub> = V<sub>DD1</sub> (min), V<sub>DD2</sub> = V<sub>DD2</sub> (min); Unless otherwise noted, T<sub>C</sub> is per the temperature ordered

| Cumhal                           | Deremeter                                          | 8CR5: | 8CR512-17 |      |  |
|----------------------------------|----------------------------------------------------|-------|-----------|------|--|
| Symbol                           | Parameter                                          | MIN   | MAX       | Unit |  |
| t <sub>AVAV</sub> 1,6            | Read cycle time                                    | 17    |           | ns   |  |
| t <sub>AVSK</sub> 5              | Address valid to address valid skew time           |       | 4         | ns   |  |
| t <sub>AVQV</sub>                | Read access time                                   |       | 17        | ns   |  |
| t <sub>AXQX</sub> <sup>2</sup>   | Output hold time                                   | 3     |           | ns   |  |
| t <sub>GLQX</sub> 1,2            | $\overline{G}$ -controlled output enable time      | 0     |           | ns   |  |
| t <sub>GLQV</sub>                | G-controlled read access time                      |       | 7         | ns   |  |
| t <sub>GHQZ</sub> <sup>2</sup>   | $\overline{G}$ -controlled output three-state time |       | 7         | ns   |  |
| t <sub>ETQX</sub> <sup>2,3</sup> | E-controlled output enable time                    | 5     |           | ns   |  |
| t <sub>AVET2</sub> 5             | Address setup time for read (E-Controlled)         | -4    |           | ns   |  |
| t <sub>etqv</sub> <sup>3</sup>   | E-controlled access time                           |       | 17        | ns   |  |
| t <sub>EFQZ</sub> <sup>4</sup>   | E-controlled output three-state time <sup>2</sup>  |       | 10        | ns   |  |

#### Notes:

\* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MILSTD-883 Method 1019, Condition A up to the maximum TID level procured.

- 1. Guaranteed, but not tested.
- 2. Three-state is defined as a 200mV change from steady-state output voltage.
- 3. The ET (enable true) notation refers to the latter falling edge of  $\overline{E}$ . SEU immunity does not affect the read parameters.
- 4. The EF (chip enable false) notation refers to the latter rising edge of  $\overline{E}$ . SEU immunity does not affect the read parameters.
- 5. Guaranteed by design
- 6. Address changes prior to satisfying  $t_{\text{AVAV}}$  minimum is an invalid operation

UT8CR512K32

16 Megabit SRAM Memory

Version #: 1.0.0

3/2/2020



Figure 3a: SRAM Read Cycle 1: Address Access

#### Assumptions:

1.  $\overline{E}$  and  $\overline{G} \leq V_{IL}$  (max) and  $\overline{W} \geq V_{IH}$  (min)



Figure 3b: SRAM Read Cycle 2: Chip Enable Access



Figure 3c. SRAM Read Cycle 3: Output Enable Access

#### Assumptions:

1.  $\overline{E} \leq V_{IL} (max)$  and  $\overline{W} \geq V_{IH} (min)$ 

Version #: 1.0.0

3/2/2020

## AC Characteristics Write Cycle (Pre and Post-Radiation) \*

#### V<sub>DD1</sub> = V<sub>DD1</sub> (min), V<sub>DD2</sub> = V<sub>DD2</sub> (min); Unless otherwise noted, T<sub>C</sub> is per the temperature ordered

| Symbol                         | Parameter                                                        | 8CR | Unit |      |
|--------------------------------|------------------------------------------------------------------|-----|------|------|
| Symbol                         | Parameter                                                        | MIN | ΜΑΧ  | Unit |
| t <sub>AVAV</sub> 1            | Write cycle time                                                 | 17  |      | ns   |
| t <sub>GLQV</sub>              | Chip enable to end of write                                      | 12  |      | ns   |
| t <sub>AVET</sub>              | Address setup time for write ( $\overline{E}$ - controlled)      | 0   |      | ns   |
| t <sub>AVWL</sub>              | Address setup time for write ( $\overline{W}$ - controlled)      | 0   |      | ns   |
| t <sub>wLWH</sub>              | Write pulse width                                                | 12  |      | ns   |
| t <sub>whax</sub>              | Address hold time for write ( $\overline{W}$ - controlled)       | 2   |      | ns   |
| t <sub>efax</sub>              | Address hold time for chip enable ( $\overline{E}$ - controlled) | 0   |      | ns   |
| t <sub>wLQZ</sub> <sup>2</sup> | $\overline{W}$ - controlled three-state time                     |     | 5    | ns   |
| t <sub>WHQX</sub> <sup>2</sup> | $\overline{W}$ - controlled output enable time                   | 4   |      | ns   |
| t <sub>etef</sub>              | Chip enable pulse width ( $\overline{E}$ - controlled)           | 12  |      | ns   |
| t <sub>DVWH</sub>              | Data setup time                                                  | 7   |      | ns   |
| t <sub>WHDX</sub>              | Data hold time                                                   | 2   |      | ns   |
| twlef                          | Chip enable controlled write pulse width                         | 12  |      | ns   |
| t <sub>DVEF</sub>              | Data setup time                                                  | 12  |      | ns   |
| t <sub>efdx</sub>              | Data hold time                                                   | 0   |      | ns   |
| t <sub>avwh</sub>              | Address valid to end of write                                    | 12  |      | ns   |
| t <sub>whwl</sub> 1            | Write disable time                                               | 3   |      | ns   |

#### Notes:

\* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed 25°C per MILSTD-883 Method 1019, Condition A up to the maximum TID level procured.

1. Test with  $\overline{G}$  high.

2. Three-state is defined as 200mV change from steady-state output voltage.

Version #: 1.0.0

16 Megabit SRAM Memory

3/2/2020



Figure 4a. SRAM Write Cycle 1: Write Enable - Controlled Access

#### Assumptions:

1.  $\overline{G} \leq V_{\mathbb{H}}$  (max). If  $\overline{G} \geq V_{\mathbb{H}}$  (min) then Qn(8.0) will be in three-state for the entire cycle.



Figure 4b. SRAM Write Cycle 2: Chip Enable - Controlled Access

#### Assumptions & Notes:

- 1.  $\overline{G} \leq V_{IL}$  (max). If  $\overline{G} \geq V_{IH}$  (min) then Qn(7:0) will be in three-state for the entire cycle.
- 2. Either  $\overline{E}$  scenario above can occur.

### **Data Retention Characteristics (Pre-Radiation)\***

#### (V<sub>DD2</sub> = V<sub>DD2</sub> (min), 1 Sec DR Pulse)

| Symbol                                         | Parameter                            | TEMP  | Minimum           | Maximum | Unit |
|------------------------------------------------|--------------------------------------|-------|-------------------|---------|------|
| V <sub>DR</sub>                                | $V_{\text{DD1}}$ for data retention  |       | 1.0               |         | v    |
|                                                |                                      |       |                   | 700     | μΑ   |
| I <sub>DDR</sub> 1<br>Device Type 1            | Data retention current               | 25°C  |                   | 700     | μΑ   |
|                                                |                                      | 125°C |                   | 55      | mA   |
|                                                | Data retention current               | -40°C |                   | 700     | μΑ   |
| I <sub>DDR</sub> <sup>1</sup><br>Device Type 2 |                                      | 25°C  |                   | 700     | μΑ   |
|                                                |                                      | 125°C |                   | 55      | mA   |
| t <sub>efr</sub> 1,2                           | Chip deselect to data retention time |       | 0                 |         | ns   |
| t <sub>R</sub> <sup>1,2</sup>                  | Operation recovery time              |       | t <sub>AVAV</sub> |         | ns   |

#### Notes:

\* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MILSTD-883 Method 1019, Condition A up to the maximum TID level procured.

1.  $\overline{E} = V_{DD2}$  all other inputs =  $V_{DD2}$  or  $V_{SS}$ 

2.  $V_{DD2} = 0$  volts to  $V_{DD2}$  (max)



Figure 5. Low V<sub>DD</sub> Data Retention Waveform

UT8CR512K32

3/2/2020

16 Megabit SRAM Memory

Version #: 1.0.0



Figure 6: AC Test Loads and Input Waveforms

#### Note:

1. Measurement of data output occurs at the low to high or high to low transition mid-point (i.e., CMOS input = V<sub>DD2</sub>/2).

#### UT8CR512K32

16 Megabit SRAM Memory

3/2/2020

## FRONTGRADE

Version #: 1.0.0



Figure 7. 68-pin Ceramic FLATPACK

#### UT8CR512K32

16 Megabit SRAM Memory

3/2/2020

## 

#### Version #: 1.0.0

#### Notes:

- 1. All exposed metal and metalized areas shall be gold plated per MIL-PRF-38535.
- 2. The lids are electrically connected to  $V_{SS}$ .
- 3. Lead finish is in accordance with MIL-PRF-38535
- 4. Ceramic shall be dark alumina.
- 5. Letter designations are to cross reference to MIL-STD-1835.
- 6. Dogleg geometries are optional within dimensions shown.
- 7. These areas may have notches and tabs different than shown.
- 8. Lead true position tolerances and coplanarity are not measured.
- 9. Packages may be shipped with repaired lead as shown. Coplanarity requirements do not apply in the repaired area.
- 10. Numbering and lettering on the ceramic are not subject to visual or making criteria.

## **Ordering Information**



#### Notes:

- 1. Lead finish (A, C, or X) must be specified.
- 2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Prototype flow per Frontgrade Colorado Springs Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed.
- 4. HiRel Temperature Range flow per Frontgrade Colorado Springs Manufacturing Flows Document. Devices are tested at -55°C, room temp, and 125°C. Radiation neither tested nor guaranteed.
- 5. Extended Industrial Range flow per Frontgrade Colorado Springs Manufacturing Flows Document. Devices are tested at -40°C, room temp, and 125°C. Radiation neither tested nor guaranteed.

## 

Version #: 1.0.0

#### UT8CR512K32

16 Megabit SRAM Memory

3/2/2020



#### Notes:

- 1. Lead finish (A, C, or X) must be specified.
- 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening

16 Megabit SRAM Memory

3/2/2020

### **Revision History**

| Date | Revision # | Author | Change Description                                                                                                                                                                                                                                                                                     | Page # |
|------|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 3/20 | A          |        | Added wording addressing read ap note AN-MEM-002 and added timing parameters to AC Characteristics Read Cycle table, figure 3a, and 3b; Updated $V_{DD1}$ , $V_{DD2}$ , VIO abs max limits to match burn-in testing; Obsolete 300krad TID option. 100krad TID is now the maximum available; typo fixes |        |
|      |            |        |                                                                                                                                                                                                                                                                                                        |        |
|      |            |        |                                                                                                                                                                                                                                                                                                        |        |
|      |            |        |                                                                                                                                                                                                                                                                                                        |        |

## **Datasheet Definitions**

|                       | Definition                                                                                                                                                                                                                                                                                                    |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the <b>datasheet is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                            |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                                   |

**Frontgrade Technologies Proprietary Information** Frontgrade Technologies (Frontgrade or Company) reserves the right to make changes to any products and services described herein at any time without notice. Consult a Frontgrade sales representative to verify that the information contained herein is current before using the product described herein. Frontgrade does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by the Company; nor does the purchase, lease, or use of a product or service convey a license to any patents, rights, copyrights, trademark rights, or any other intellectual property rights of the Company or any third party.