

# TRONTGRADE DATASHEET UT54LVDS032LV/E

Low Voltage Quad Receiver

9/22/2021 Version #: 1.0.0



## **Features**

- >400.0 Mbps (200 MHz) switching rates
- ±340mV nominal differential signaling
- 3.3 V power supply
- TTL compatible inputs
- · Cold sparing all pins
- Ultra low power CMOS technology
- · 1.9ns maximum propagation delay
- 200ps maximum differential skew
- Operational environment; total dose irradiation testing to MIL-STD-883 Method 1019
  - Total-dose: 300 krad(Si) and 1Mrad(Si)
  - Latchup immune (LET ≤100 MeV-cm²/mg)
- · Packaging options:
  - 16-lead flatpack (0.7 grams)
- Standard Microcircuit Drawing 5962-98652
  - QML Q and V compliant part
- Compatible with ANSI/TIA/EIA-644 Standard

## **Introduction**

The UT54LVDS032LV Quad Receiver is a quad CMOS differential line receiver designed for applications requiring ultra low power dissipation and high data rates. The device is designed to support data rates in excess of 400.0 Mbps (200 MHz) utilizing Low Voltage Differential Signaling (LVDS) technology.

The UT54LVDS032LV accepts low voltage (340mV) differential input signals and translates them to 3V CMOS output levels. The receiver supports a three-state function that may be used to multiplex outputs. The receiver also supports OPEN, shorted and terminated (100  $\Omega$ ) input fail-safe. Receiver output will be HIGH for all fail-safe conditions.

The UT54LVDS032LV and companion quad line driver UT54LVDS031LV provides new alternatives to high power pseudo-ECL devices for high speed point-to-point interface applications

All pins have Cold Spare buffers. These buffers will be high impedance when VDD is tied to VSS.





Figure 1. UT54LVDS032LV Quad Driver Block Diagram



Figure 2. UT54LVDS032LV Pinout



## **Truth Table**

| Enables                                 |    | Input                                   | Output           |  |
|-----------------------------------------|----|-----------------------------------------|------------------|--|
| EN                                      | EN | R <sub>IN+</sub> - R <sub>IN</sub> -    | R <sub>OUT</sub> |  |
| L                                       | Н  | x                                       | Z                |  |
| All other combinations of ENABLE inputs |    | V <sub>ID</sub> ≥ 0.1V                  | н                |  |
|                                         |    | V <sub>ID</sub> ≤ -0.1V                 | L                |  |
|                                         |    | Full Fail-safe OPEN/SHORT or Terminated | н                |  |

# **Pin Description**

| Pin No.      | Name             | Description                                               |
|--------------|------------------|-----------------------------------------------------------|
| 2, 6, 10, 14 | R <sub>IN+</sub> | Non-inverting receiver input pin                          |
| 1, 7, 9, 15  | R <sub>IN-</sub> | Inverting receiver input pin                              |
| 3, 5, 11, 13 | R <sub>OUT</sub> | Receiver output pin                                       |
| 4            | EN               | Active high enable pin, OR-ed with $\overline{\text{EN}}$ |
| 12           | EN               | Active low enable pin, OR-ed with EN                      |
| 16           | V <sub>DD</sub>  | Power supply pin, +3.3 ± 0.3V                             |
| 8            | V <sub>SS</sub>  | Ground pin                                                |

# **Applications Information**

The UT54LVDS032LV receiver's intended use is primarily in an uncomplicated point-to-point configuration as is shown in Figure 3. This configuration provides a clean signaling environment for quick edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically, the characteristic impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  should be selected to match the media and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into voltages that are detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities, as well as ground shifting, noise margin limits, and total termination loading must be taken into account.





Figure 3. Point-to-Point Application

The UT54LVDS032LV differential line receiver is capable of detecting signals as low as 100mV, over a  $\pm$  1V common-mode range centered around  $\pm$  1.2V. This is related to the driver offset voltage which is typically  $\pm$  1.2V. The driven signal is centered around this voltage and may shift  $\pm$  1V around this center point. The  $\pm$  1V shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise or a combination of the two. Both receiver input pins should honor their specified operating input voltage range of 0V to  $\pm$  2.4V (measured from each pin to ground).

## **Receiver Fail-Safe**

The UT54LVDS032LV receiver is a high gain, high speed device that amplifies a small differential signal (20mV) to TTL logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver's internal fail-safe circuitry is designed to source/sink a small amount of current, providing fail-safe protection (a stable known state of HIGH output voltage) for floating, terminated or shorted receiver inputs.

**Open Input Pins** The UT54LVDS032LV is a quad receiver device, and if an application requires only 1, 2 or 3 receivers, the unused channel(s) inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull down resistors to set the output to a HIGH state. This internal circuitry will guarantee a HIGH, stable output state for open inputs.

Terminated Input If the driver is disconnected (cable unplugged), or if the driver is in a three-state or power-off condition, the receiver output will again be in a HIGH state, even with the end of cable 100½ termination resistor across the input pins. The unplugged cable can become a floating antenna which can pick up noise. If the cable picks up more than 10mV of differential noise, the receiver may see the noise as a valid signal and switch. To insure that any noise is seen as common-mode and not differential, a balanced interconnect should be used. Twisted pair cable offers better balance than flat ribbon cable.

**Shorted Inputs** If a fault condition occurs that shorts the receiver inputs together, thus resulting in a OV differential input voltage, the receiver output remains in a HIGH state. Shorted input fail-safe is not supported across the common-mode range of the device (V<sub>SS</sub> to 2.4V). It is only supported with inputs shorted and no external common-mode voltage applied.



# **Operational Environment**

| Parameter                    | Limit  | Units                   |
|------------------------------|--------|-------------------------|
| Total Ionizing Dose (TID)    | 1.0E6  | rad(Si)                 |
| Single Event Latchup (SEL)   | ≤100   | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence <sup>1</sup> | 1.0E13 | n/cm <sup>2</sup>       |

## Note:

1. Guaranteed but not tested.

# **Absolute Maximum Ratings<sup>1</sup>**

## (Referenced to V<sub>SS</sub>)

| Symbol             | Parameter                                                     | Limits                           |
|--------------------|---------------------------------------------------------------|----------------------------------|
| V <sub>DD</sub>    | DC supply voltage                                             | -0.3 to 4.0V                     |
|                    | LVDS I/O during operation                                     | -0.3V to 3.9V                    |
| V <sub>1/O</sub>   | LVTTL I/O during operation                                    | -0.3 to (V <sub>DD</sub> + 0.3V) |
|                    | All I/O during cold spare (V <sub>DD</sub> =V <sub>SS</sub> ) | -0.3 to 4.3V                     |
| ESD <sub>HBM</sub> | HBM ESD Rating <sup>2</sup>                                   | 1000V                            |
| T <sub>STG</sub>   | Storage temperature                                           | -65 to +150°C                    |
| P <sub>D</sub>     | Maximum power dissipation                                     | 1.25 W                           |
| T <sub>J</sub>     | Maximum junction temperature <sup>3</sup>                     | +150°C                           |
| Θ <sub>JC</sub>    | Thermal resistance, junction-to-case <sup>4</sup>             | 10°C/W                           |
| I <sub>I</sub>     | DC input current                                              | ±10mA                            |

- 1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance.
- 2. HBM ESD Rating: The lesser of SMD 5962-98652 Device Types 02, 04: 1200V; and 03, 05: 1000V.
- 3. Maximum junction temperature may be increased to +175°C during burn-in and life test.
- 4. Test per MIL-STD-883, Method 1012.



# **Recommended Operating Conditions**

| Symbol          | Parameter                                                        | Limits                                  |
|-----------------|------------------------------------------------------------------|-----------------------------------------|
| $V_{DD}$        | Positive supply voltage                                          | 3.0 to 3.6V                             |
| T <sub>C</sub>  | Case temperature range                                           | -55 to +125°C                           |
| V <sub>IN</sub> | DC input voltage, receiver inputs DC input voltage, logic inputs | 2.4V<br>0 to V <sub>DD</sub> for EN, EN |

# DC Electrical Characteristics\*1

# (V<sub>DD</sub>= $3.3V \pm 0.3V$ ; -55°C < T<sub>C</sub> < +125°C); Unless otherwise noted, T<sub>C</sub> is per the temperature range ordered

| Symbol                          | Parameter                          | Condition                                                  | MIN  | MAX  | Unit |
|---------------------------------|------------------------------------|------------------------------------------------------------|------|------|------|
| V <sub>IH</sub>                 | High-level input voltage           | (TTL)                                                      | 2.0  |      | V    |
| V <sub>IL</sub>                 | Low-level input voltage            | (TTL)                                                      |      | 0.8  | V    |
| V <sub>OL</sub>                 | Low-level output voltage           | I <sub>OL</sub> = 2mA, V <sub>DD</sub> = 3.0V              |      | 0.25 | V    |
| V <sub>OH</sub>                 | High-level output voltage          | I <sub>OH</sub> = -0.4mA, V <sub>DD</sub> = 3.0V           | 2.7  |      | V    |
| I <sub>IN</sub>                 | Logic input leakage current        | Enables = $EN/\overline{EN}$ = 0 and 3.6V, $V_{DD}$ = 3.6  | -10  | +10  | μΑ   |
| I                               | Receiver input Current             | V <sub>IN</sub> = 2.4V                                     | -15  | +15  | μΑ   |
| I <sub>CS</sub>                 | Cold Spare Leakage Current         | V <sub>IN</sub> =3.6V, V <sub>DD</sub> =V <sub>SS</sub>    | -20  | +20  | μΑ   |
| V <sub>TH</sub> <sup>3</sup>    | Differential Input High Threshold  | V <sub>CM</sub> = +1.2V                                    |      | +100 | mV   |
| V <sub>TL</sub> <sup>3</sup>    | Differential Input Low Threshold   | V <sub>CM</sub> = +1.2V                                    | -100 |      | mV   |
| I <sub>OZ</sub> <sup>3</sup>    | Output Three-State Current         | Disabled, V <sub>OUT</sub> = 0 V or V <sub>DD</sub>        | -10  | +10  | μΑ   |
| V <sub>CL</sub>                 | Input clamp voltage                | I <sub>CL</sub> = +18mA                                    | -1.5 |      | V    |
| I <sub>OS</sub> <sup>2, 3</sup> | Output Short Circuit Current       | Enabled, V <sub>OUT</sub> = 0 V2                           | -15  | -130 | mA   |
| I <sub>CC</sub> <sup>3</sup>    | Supply current, receivers enabled  | EN, EN = V <sub>DD</sub> or V <sub>SS</sub><br>Inputs Open |      | 15   | mA   |
| I <sub>CCZ</sub> <sup>3</sup>   | Supply current, receivers disabled | EN = V <sub>SS</sub> , EN = V <sub>DD</sub><br>Inputs Open |      | 4    | mA   |

- 1. \*For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL- STD-883 Method 1019, Condition A up to the maximum TID level procured.
- 2. Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground.
- 3. Output short circuit current (IOS) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time, do not exceed maximum junction temperature specification.
- 4. Guaranteed by characterization.



# **AC Switching Characteristics 1, 2, 3**

 $(V_{DD} = +3.3V \pm 0.3V, T_C = -55^{\circ}C$  to  $+125^{\circ}C)$ ; Unless otherwise noted,  $T_C$  is per the temperature range ordered

| Symbol                        | Parameter                                                                    | MIN   | MAX     | MIN     | MAX      | Unit |
|-------------------------------|------------------------------------------------------------------------------|-------|---------|---------|----------|------|
|                               |                                                                              | UT54L | DS032LV | UT54LVI | DS032LVE |      |
| $t_{\text{PHLD}}$             | Differential Propagation Delay High to Low (figures 4 and 5)                 | 1.0   | 4.0     | 1.0     | 1.9      | ns   |
| t <sub>PLHD</sub>             | Differential Propagation Delay Low to High (figures 4 and 5)                 | 1.0   | 4.0     | 1.0     | 1.9      | ns   |
| t <sub>SKD</sub>              | Differential Skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> ) (figures 4 and 5) | 0     | 350     | 0       | 210      | ps   |
| t <sub>SK1</sub>              | Channel-to-Channel Skew 1 (figures 4 and 5)                                  | 0     | 500     | 0       | 200      | ps   |
| t <sub>SK2</sub>              | Chip-to-Chip Skew 5 (figures 4 and 5)                                        |       | 3.0     |         | 0.9      | ns   |
| t <sub>TLH</sub> <sup>4</sup> | Rise Time (figures 4 and 5)                                                  |       | 1.2     |         | 1.2      | ns   |
| t <sub>THL</sub> <sup>4</sup> | Fall Time (figures 4 and 5)                                                  |       | 1.2     |         | 1.2      | ns   |
| t <sub>PHZ</sub>              | Disable Time High to Z (figures 6 and 7)                                     |       | 12      |         | 3.8      | ns   |
| t <sub>PLZ</sub>              | Disable Time Low to Z (figures 6 and 7)                                      |       | 12      |         | 3.8      | ns   |
| t <sub>PZH</sub>              | Enable Time Z to High (figures 6 and 7)                                      |       | 12      |         | 3.8      | ns   |
| t <sub>PZL</sub>              | Enable Time Z to Low (figures 6 and 7)                                       |       | 12      |         | 3.8      | ns   |

- 1. \*For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL- STD-883 Method 1019, Condition A up to the maximum TID level procured.
- 2. Channel-to-Channel Skew is defined as the difference between the propagation delay of the channel and the other channels in the same chip with an event on the inputs.
- 3. Generator waveform for all tests unless otherwise specified: f = 1 MHz,  $Z_0 = 50\Omega$ ,  $t_r$  and  $t_f$  (0% 100%)  $\leq$  1ns for  $R_{IN}$  and  $t_r$  and  $t_f \leq$  1ns for EN or EN or EN.
- 4. CL includes probe and jig capacitance.
- 5. Guaranteed by characterization.
- 6. Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.





Figure 4. Receiver Propagation Delay and Transition Time Test Circuit or Equivalent Circuit



Figure 5. Receiver Propagation Delay and Transition Time Waveforms





Figure 6. Receiver Three-State Delay Test Circuit or Equivalent Circuit



Figure 7. Receiver Three-State Delay Waveform



# **Packaging**



Figure 8. 16-pin Ceramic Flatpack

- 1. All exposed metalized areas must be gold plated over electrically plated nickel per MIL-PRF-38535.
- 2. The lid is electrically connected to V<sub>SS</sub>.
- 3. Lead finishes are in accordance with MIL-PRF-38535.
- 4. Dimensions symbology is in accordance with MIL-STD-1835.
- 5. Lead position and coplanarity are not measured



# **Ordering Information**



- 1. Lead finish (A, C, or X) must be specified.
- 2. If and "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Prototype Flow per Frontgrade Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY Radiation neither tested nor guaranteed.
- 4. HiRel Temperature Range Flow per Frontgrade Manufacturing Flows Document. Devices are tested at -55°C room temp, and 125°C. Radiation neither tested nor guaranteed.



# **Ordering Information**



- 1. Lead finish (A, C, or X) must be specified.
- 2. If "X" is specified when ordering, the factory will determine lead finish. Part marking will reflect the lead finish applied to the device shipped.
- 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.



# **Revision History**

| Date    | Revision # | Author | Change Description                                                                | Page #    |
|---------|------------|--------|-----------------------------------------------------------------------------------|-----------|
| 10-12   |            | MM     | Last official release                                                             |           |
| 9-17-15 |            | ММ     | Added package weight. Applied new Frontgrade Data Sheet template to the document. | p.1       |
| 10-17   |            | вм     | Absolute Maximum Ratings table. Edit V <sub>DD</sub> and VIO                      | p.5       |
| 8-16-21 |            | вм     | Added HBM ESD Rating: AMR Table                                                   | p.5       |
| 9-22-21 |            | ВМ     | Formatting, Figure 2, SEL Limit sign                                              | p.1, 2, 4 |

## **Datasheet Definitions**

|                       | Definition                                                                                                                                                                                                                                                                                                     |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the <b>datasheet is subject to change</b> .  Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                             |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                                    |

Frontgrade Technologies Proprietary Information Frontgrade Technologies (Frontgrade or Company) reserves the right to make changes to any products and services described herein at any time without notice. Consult a Frontgrade sales representative to verify that the information contained herein is current before using the product described herein. Frontgrade does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by the Company; nor does the purchase, lease, or use of a product or service convey a license to any patents, rights, copyrights, trademark rights, or any other intellectual property rights of the Company or any third party.