

# FRONTGRADE DATASHEET UT54LVDM228

Quad 2x2 400 Mbps Cross Point Switch

9/22/2021 Version #: 1.0.3



#### **Features**

- 400.0 Mbps low jitter fully differential data path
- 200MHz clock channel
- 3.3 V power supply
- · 10mA LVDS output drivers
- Input receiver fail-safe
- · Cold sparing all pins
- Configurable as quad 2:1 mux, 1:2 demux, repeater or1:2 signal splitter
- Fast propagation delay of 3.5ns max
- Receiver input threshold < ± 100 mV
  - Operational environment; total dose irradiation testing to MIL-STD-883 Method 1019
  - Total-dose: 300 krad(Si) and 1 Mrad(Si)
- Latchup immune (LET ≤100 MeV-cm²/mg)
- · Packaging options:
  - 64-lead flatpack (1.8 grams)
- Standard Microcircuit Drawing 5962-01537
  - QML Q and V compliant part
- Compatible with TIA/EIA-899

#### Introduction

The UT54LVDM228 is a quad 2x2 crosspoint switch utilizing Low Voltage Differential Signaling (LVDS) technology for low power, high speed operation. Data paths are fully differential from input to output for low noise generation and low pulse width distortion. The non-blocking design allows connection of any input to any output or outputs on each switch. LVDS I/O enable high speed data transmission for point-to point or multi-drop interconnects. This device can be used as a high speed differential crosspoint, 2:1 mux, 1:2 demux, repeater or 1:2 signal splitter.

The mux and demux functions are useful for switching between primary and backup circuits in fault tolerant systems. The 1:2 signal splitter and 2:1 mux functions are useful for distribution of a bus across several rack-mounted backplanes.

The individual LVDS outputs can be put into Tri-State by use of the enable pins.

All pins have Cold Spare buffers. These buffers will be high impedance when VDD is tied to VSS.





Figure 1a. UT54LVDM228 Crosspoint Switch Block Diagram (Partial - see Page 2 for complete diagram)



Figure 1b. UT54LVDM228 Crosspoint Switch Block Diagram



| En1               | 1  |             | 64 | Sel1        |
|-------------------|----|-------------|----|-------------|
| In1+              | 2  |             | 63 | Out1+       |
| In1-              | 3  |             | 62 | Out1-       |
| En2               | 4  |             | 61 | Sel2        |
| In2+              | 5  |             | 60 | Out2+       |
| In2-              | 6  |             | 59 | Out2-       |
| $V_{\mathrm{DD}}$ | 7  |             | 58 | $V_{ m DD}$ |
| $V_{SS}$          | 8  |             | 57 | $V_{SS}$    |
| In3+              | 9  |             | 56 | Sel3        |
| In3-              | 10 |             | 55 | Out3+       |
| En3               | 11 |             | 54 | _ Out3-     |
| In4+              | 12 |             | 53 | -<br>Sel4   |
| In4-              | 13 |             | 52 | Out4+       |
| En4               | 14 |             | 51 | Out4-       |
| ENCK              | 15 | UT54LVDM228 | 50 | $V_{ m DD}$ |
| CLK In+           | 16 | Crosspoint  | 49 | CLK Out+    |
| CLK In-           | 17 | Switch      | 48 | _ CLK Out-  |
| $V_{SS}$          | 18 |             | 47 | $V_{SS}$    |
| En5               | 19 |             | 46 | Sel5        |
| In5+              | 20 |             | 45 | Out5+       |
| In5-              | 21 |             | 44 | Out5-       |
| En6               | 22 |             | 43 | Sel6        |
| In6+              | 23 |             | 42 | Out6+       |
| In6-              | 24 |             | 41 | Out6-       |
| $V_{\mathrm{DD}}$ | 25 |             | 40 | $V_{ m DD}$ |
| $V_{SS}$          | 26 |             | 39 | $V_{SS}$    |
| In7+              | 27 |             | 38 | Sel7        |
| In7-              | 28 |             | 37 | Out7+       |
| En7               | 29 |             | 36 | Out7-       |
| In8+              | 30 |             | 35 | Sel8        |
| In8-              | 31 |             | 34 | Out8+       |
| En8               | 32 |             | 33 | Out8-       |
| Liio              |    |             |    |             |
|                   |    |             | _  |             |

Figure 2. UT54LVDS228 Pinout

## **Truth Table**

| Sel1 | Sel2 | Out1 | Out2 | Mode         |
|------|------|------|------|--------------|
| 0    | 0    | ln1  | ln1  | 1:2 splitter |
| 0    | 1    | ln1  | In2  | Repeater     |
| 1    | 0    | In2  | ln1  | Switch       |
| 1    | 1    | In2  | In2  | 1:2 splitter |



#### **Pin Description**

| Name            | # of Pins | Description                                                                                  |  |
|-----------------|-----------|----------------------------------------------------------------------------------------------|--|
| In+             | 8         | Non-inverting LVDS input                                                                     |  |
| In-             | 8         | Inverting LVDS input                                                                         |  |
| Out+            | 8         | Non-inverting LVDS output                                                                    |  |
| Out-            | 8         | Inverting LVDS Output                                                                        |  |
| En              | 8         | A logic low on the enable puts the LVDS output into Tri-State and reduces the supply current |  |
| ENCK            | 1         | A logic low on the enable puts the LVDS output into Tri-State and reduces the supply current |  |
| Sel             | 8         | 2:1 mux input select                                                                         |  |
| V <sub>SS</sub> | 6         | Ground                                                                                       |  |
| V <sub>DD</sub> | 5         | Power supply                                                                                 |  |
| CLK In+         | 1         | Non-Inverting Clock LVDS Input                                                               |  |
| CLK In-         | 1         | Inverting clock LVDS Input                                                                   |  |
| CLK Out+        | 1         | Non-Inverting Clock LVDS Output                                                              |  |
| CLK Out-        | 1         | Inverting Clock LVDS Output                                                                  |  |

# **Applications Information**

The UT54LVDM228 provides three modes of operation. In the 1:2 splitter mode, the two outputs are copies of the same single input. This is useful for distribution / fan-out applications. In the repeater mode, the device operates as a 9channel LVDS buffer. Repeating the signal restores the LVDS amplitude, allowing it to drive another media segment. This allows for isolation of segments or long distance applications or buffers standard LVDS to 10mA multi- op drivers. The switch mode provides a crosspoint function. This can be used in a system when primary and redundant paths are supported in a fault tolerant application.

The intended application of these devices and signaling technique is for both point-to-point baseband (single termination) and multipoint (double termination) data transmissions over controlled impedance media. The transmission media may be printed-circuit board traces, backplanes, or cables. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other application specific characteristics.

## **Input Fail-Safe:**

The UT54LVDM228 also supports OPEN, shorted and terminated input fail-safe. Receiver output will be HIGH for all fail-safe conditions.



## **PCB layout and Power System Bypass:**

Circuit board layout and stack-up for the UT54LVDM228 should be designed to provide noise-free power to the device. Good layout practice also will separate high frequency or high level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (4 to 10 mils) for power/ground sandwiches. This increases the intrinsic capacitance of the PCB power system which improves power supply filtering, especially at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range  $0.01\mu\text{F}$  to  $0.1\mu\text{F}$ . Tantalum capacitors may be in the range of  $2.2\mu\text{F}$  to  $10\mu\text{F}$ . Voltage rating for tantalum capacitors should be at least 5X the power supply voltage being used. It is recommended practice to use two vias at each power pin of the UT54LVDM228, as well as all RF bypass capacitor terminals. Dual vias reduce the interconnect inductance and extends the effective frequency range of the bypass components.

The outer layers of the PCB may be flooded with additional ground plane. These planes will improve shielding and isolation, as well as increase the intrinsic capacitance of the power supply plane system. Naturally, to be effective, these planes must be tied to the ground supply plane at frequent intervals with vias. Frequent via placement also improves signal integrity in signal transmission lines by providing short paths for image currents which reduces signal distortion. The planes should be pulled back from all transmission lines and component mounting pads a distance equal to the width of the widest transmission line from the internal power or ground plane(s) whichever is greater. Doing so minimizes effects on transmission line impedances and reduces unwanted parasitic capacitances at component mounting pads.

#### **Compatibility with LVDS standard:**

In backplane multidrop configurations, with closely spaced loads, the effective differential impedance of the line is reduced. If the mainline has been designed for  $50\Omega$  differential impedance, the loading effects may reduce this to the  $35\Omega$  range depending upon spacing and capacitance load. Terminating the line with a  $35\Omega$  load is a better match than with  $50\Omega$  and reflections are reduced.

# **Operational Environment**

| Parameter                  | Limit  | Units                   |
|----------------------------|--------|-------------------------|
| Total Ionizing Dose (TID)  | 1.0E6  | rad(Si)                 |
| Single Event Latchup (SEL) | ≤100   | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence 1          | 1.0E13 | n/cm <sup>2</sup>       |

#### Notes:

1. Guaranteed but not tested.



# **Absolute Maximum Ratings 1**

(Referenced to Vss)

| Symbol                        | Parameter                                                   | Limits                           |
|-------------------------------|-------------------------------------------------------------|----------------------------------|
| V <sub>DD</sub>               | DC supply voltage -0.3 to 4.0V                              |                                  |
| VI <sub>/O</sub> <sup>4</sup> | Voltage on any pin                                          | -0.3 to (V <sub>DD</sub> + 0.3V) |
| ESD <sub>HBM</sub>            | HBM ESD Rating                                              | 1250V                            |
| T <sub>STG</sub>              | Storage temperature                                         | -65 to +150°C                    |
| P <sub>D</sub>                | Maximum power dissipation permitted @ $T_C = +125^{\circ}C$ | 1.667 W                          |
| T <sub>J</sub>                | Maximum junction temperature <sup>2</sup>                   | +150°C                           |
| Θ <sub>JC</sub>               | Thermal resistance, junction-to-case <sup>3</sup>           | 15°C/W                           |
| I <sub>I</sub>                | DC input current                                            | ±10mA                            |

#### Notes:

- 1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance.
- 2. Maximum junction temperature may be increased to +175°C during burn-in and life test.
- 3. Test per MIL-STD-883, Method 1012.
- 4. For Cold Spare mode ( $V_{DD}=V_{SS}$ ), VI/O may be -0.3V to the maximum recommended operating  $V_{DD}$  + 0.3V.
- 5. Per MIL-STD-883, Method 1012.1, Section 3.4.1,  $P_D$ =( $T_J$ (max)  $T_C$  (max) /  $\Theta_{JC}$

## **Recommended Operating Conditions**

| Symbol          | Parameter                         | Limits                           |
|-----------------|-----------------------------------|----------------------------------|
| V <sub>DD</sub> | Positive supply voltage           | 3.0 to 3.6V                      |
| T <sub>C</sub>  | Case temperature range            | -55 to +125°C                    |
| V               | DC input voltage, receiver inputs | 0 to 2.4V                        |
| V <sub>IN</sub> | DC input voltage, logic inputs    | 0 to V <sub>DD</sub> for EN, SEL |



#### DC Electrical Characteristics\*1

 $(V_{DD} = 3.3V \pm 0.3V; -55^{\circ}C < T_{C} < +125^{\circ}C);$  Unless otherwise noted,  $T_{C}$  is per the temperature noted.

| Symbol                         | Parameter                                         | Condition                                                                                 | MIN   | MAX   | Unit |
|--------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------|-------|-------|------|
| CMOS/TTL DC Spe                | ecifications (EN, SEL)                            |                                                                                           |       |       |      |
| V <sub>IH</sub>                | High-level input voltage                          |                                                                                           | 2.0   | vcc v |      |
| $V_{IL}$                       | Low-level input voltage                           |                                                                                           | GND   | 0.8   | V    |
| I <sub>IH</sub>                | High-level input current                          | V <sub>IN</sub> =3.6V; V <sub>DD</sub> =3.6V                                              | -10   | +10   | μΑ   |
| I <sub>IL</sub>                | Low-level input current                           | V <sub>IN</sub> =0V; V <sub>DD</sub> =3.6V                                                | -10   | +10   | μΑ   |
| V <sub>CL</sub>                | Input clamp voltage                               | I <sub>CL</sub> =-18mA                                                                    |       | -1.5  | V    |
| I <sub>CS</sub>                | Cold Spare Leakage                                | V <sub>IN</sub> =3.6V, V <sub>DD</sub> =V <sub>SS</sub>                                   | -20   | +20   | μΑ   |
|                                | LVDS Output D                                     | C Specifications (OUT+, OU                                                                | JT-)  |       |      |
| V <sub>OD</sub>                | Differential Output Voltage                       | $R_L$ = 35Ω (see Figure 10)                                                               | 250   | 450   | mV   |
| $\Delta V_{OD}$                | Change in VOD between complimentary output states | $R_L = 35\Omega$                                                                          |       | 35    | mV   |
| Vos                            | Offset Voltage                                    | R <sub>L</sub> = 35 $\Omega$ VOS $\left(\frac{V_{OH} + V_{IN}}{2}\right)$ (see Figure 10) | 1.055 | 1.550 | V    |
| $\Delta V_{OS}$                | Change in VOS between complimentary output states | R <sub>L</sub> =35Ω                                                                       |       | 35    | mV   |
| l <sub>OZ</sub>                | Output Tri-State Current                          | Tri-State output, $V_{DD} = 3.6V$<br>$V_{OUT} = V_{DD}$ or GND                            |       | ±10   | μΑ   |
| I <sub>CSOU</sub> T            | Cold Sparing Leakage Current                      | V <sub>OUT</sub> =3.6V, V <sub>DD</sub> =V <sub>SS</sub>                                  | -20   | +20   | μΑ   |
| I <sub>OS</sub> <sup>2,3</sup> | Output Short Circuit Current                      | V <sub>OUT</sub> + OR V <sub>OUT</sub> - = 0 V                                            |       | -25   | mA   |
|                                |                                                   |                                                                                           |       |       |      |
| V <sub>TH</sub> <sup>3</sup>   | Differential Input High Threshold                 | V <sub>CM</sub> = +1.2V                                                                   |       | +100  | mV   |
| V <sub>TL</sub> <sup>3</sup>   | Differential Input Low Threshold                  | V <sub>CM</sub> == +1.2V                                                                  | -100  |       | mV   |
| V <sub>CMR</sub>               | Common Mode Voltage Range                         | V <sub>ID</sub> =200mV                                                                    | 0.2   | 2.00  | V    |
|                                | land Commit                                       | V <sub>IN</sub> = +2.4V, V <sub>DD</sub> = 3.6V                                           | -10   | +10   | μΑ   |
| I <sub>IN</sub>                | Input Current                                     | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 3.6V                                              | -10   | +10   | μΑ   |
| I <sub>CSIN</sub>              | Cold Spare Leakage Current                        | V <sub>IN</sub> =3.6V, V <sub>DD</sub> =V <sub>SS</sub>                                   | -20   | +20   | μΑ   |
|                                |                                                   |                                                                                           |       |       |      |
| I <sub>CCD</sub>               | Total Supply Current                              | $R_L = 35\Omega$<br>EN1 - EN8, ENCK = $V_{DD}$                                            |       | 220   | mA   |
| I <sub>CCZ</sub>               | Tri-State Supply Current                          | EN1 - EN8, ENCK = V <sub>SS</sub>                                                         |       | 20    | mA   |



#### Notes:

- 1. \*For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL- STD-883 Method 1019, Condition A up to the maximum TID level procured.
- 2. Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground.
- 3. Output short circuit current (IOS) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time, do not exceed maximum junction temperature specification.
- 4. Guaranteed by characterization.

#### **AC Switching Characteristics\***

 $(V_{DD}$  =+3.3V  $\pm$  0.3V, TA = -55 °C to +125 °C); Unless otherwise noted, Tc is per the temperature noted.

| Symbol                           | Parameter                                                       | Conditions                                                | MIN                 | MAX                 | Unit                |
|----------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------|---------------------|---------------------|---------------------|
| t <sub>SET</sub> 1,2             | Input to SEL Setup Time (Figure 3 and 4)                        | R <sub>L</sub> =35Ω, C <sub>L</sub> =10pF                 | 1.6                 |                     | ns                  |
| $R_L=35\Omega$                   | $R_L=35\Omega$                                                  | $R_L=35\Omega$                                            | R <sub>L</sub> =35Ω | R <sub>L</sub> =35Ω | R <sub>L</sub> =35Ω |
| t <sub>SWITCH</sub> <sup>1</sup> | SEL to Switched Output (Figure 3 and 4)                         | R <sub>L</sub> =35Ω, C <sub>L</sub> =10pF                 |                     | 3.0                 | ns                  |
| t <sub>PHZ</sub> 1               | Disable Time (Active to Tri-State) High to Z (Figure 5 and 8)   | R <sub>L</sub> =35Ω, C <sub>L</sub> =10pF                 |                     | 4.5                 | ns                  |
| t <sub>PLZ</sub> <sup>1</sup>    | Disable Time (Active to Tri-State) Low to Z (Figure 5 and 8)    | R <sub>L</sub> =35Ω, C <sub>L</sub> =10pF                 |                     | 4.5                 | ns                  |
| t <sub>PHZ</sub> 1,4             | Enable Time (Tri-State to Active) Z to High (Figure 5 and 8)    | $R_L=35\Omega$ , $C_L=10pF$<br>EN on other channels = GND |                     | 11.0                | ns                  |
| t <sub>PLZ</sub> 1,4             | Enable Time (Tri-State to Active) Z to Low (Figure 5 and 8)     | $R_L=35\Omega$ , $C_L=10pF$<br>EN on other channels = GND |                     | 11.0                | ns                  |
| t <sub>LHT</sub> 3               | Output Low-to-High Transition Time, 20% to 80% (Figure 5 and 6) | R <sub>L</sub> =35Ω, C <sub>L</sub> =10pF                 |                     | 600                 | ps                  |
| t <sub>HLT</sub> 3               | Output High-to-Low Transition Time, 80% to 20% (Figure 5 and 6) | $R_L=35\Omega$ , $C_L=10pF$                               |                     | 600                 | ps                  |
| t <sub>PLHD</sub>                | Propagation Low to High Delay (Figure 5 and 7)                  | R <sub>L</sub> =35Ω, C <sub>L</sub> =10pF                 |                     | 3.5                 | ns                  |
| T <sub>PHLD</sub>                | Propagation High to Low Delay (Figure 5 and 7)                  | R <sub>L</sub> =35Ω, C <sub>L</sub> =10pF                 |                     | 3.5                 | ns                  |
| T <sub>SKEW</sub>                | Pulse Skew TPHLD - TPLHD (Figure 5 and 7)                       |                                                           |                     | 900                 | ps                  |
| T <sub>CCS</sub>                 | Output Channel-to-Channel Skew (Figure 5 and 9)                 |                                                           |                     | 500                 | ps                  |

#### Notes:

- 1. \*For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.
- 2. Guaranteed by characterization.
- 3. T<sub>SET</sub> and T<sub>HOLD</sub> time specify that data must be in a stable state before and after SEL transition.
- 4. Guaranteed by design.
- 5. Max  $t_{PZH}$  and  $t_{PZL}$  = 4.5ns when EN or ENCL =  $V_{DD}$  on another channel.



# **AC Timing Diagrams**



Figure 3. Input-to-Select Rising Edge Setup and Hold Times and MUX Switch Time



Figure 4. Input-to-Select Falling Edge Setup and Hold Times and MUX Switch Time





Figure 5. LVDS Output Load



Figure 6. LVDS Output Transition Time



Figure 7. Propagation Delay Low-to-High and High-to-Low



Figure 8. Output active to TRI-STATE and TRI-STATE to active





Figure 9. Output Channel-to-Channel Skew in 1:2 splitter mode



Figure 10. Driver VOD and VOS Test Circuit or Equivalent Circuit



# **Packaging**



Figure 11. 64-pin Flatpack

#### Notes

- 1. All exposed metalized areas must be gold plated over electrically plated nickel per MIL-PRF-38535.
- 2. The lid is electrically connected to V<sub>SS</sub>.
- 3. Lead finishes are in accordance with MIL-PRF-38535.
- 4. Dimension symbology is in accordance with MIL-PRF-38535.
- 5. Lead position and colanarity are not measured.
- 6. ID mark symbol is vendor option: no alphanumerics.



## **Ordering Information**



#### Notes:

- 1. Lead finish (A, C, F, or X) must be specified.
- 2. If and "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) (gold).
- 3. Prototype Flow per Frontgrade Manufacturing Flows Document. Tested at 25C only. Lead finish is GOLI Radiation neither tested nor guaranteed.
- 4. HiRel Temperature Range Flow per Frontgrade Manufacturing Flows Document. Devices are tested at -5 room temp, and 125 °C. Radiation neither tested nor guaranteed.



# **Ordering Information**



#### Notes:

- 1. Lead finish must be specified.
- 2. If "X" is specified when ordering, the factory will determine lead finish. Part marking will reflect the lead finish applied to the device shipped.
- 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.

#### **Revision History**

| Date  | Revision # | Author | Change Description                                                                | Page # |
|-------|------------|--------|-----------------------------------------------------------------------------------|--------|
| 1.0.0 | 11-13      | ММ     | Last official release                                                             |        |
| 1.0.1 | 9-17-15    | ММ     | Added package weight. Applied new Frontgrade Data Sheet template to the document. |        |
| 1.0.2 | 8-16-21    | вм     | Added HBM ESD Rating: AMR Table                                                   |        |
| 1.0.3 | 9-22-21    | вм     | SEL Limit sign                                                                    | p.1, 6 |



#### **Datasheet Definitions**

|                       | Definition                                                                                                                                                                                                                                                                                                    |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the <b>datasheet is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                            |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                                   |

Frontgrade Technologies Proprietary Information Frontgrade Technologies (Frontgrade or Company) reserves the right to make changes to any products and services described herein at any time without notice. Consult a Frontgrade sales representative to verify that the information contained herein is current before using the product described herein. Frontgrade does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by the Company; nor does the purchase, lease, or use of a product or service convey a license to any patents, rights, copyrights, trademark rights, or any other intellectual property rights of the Company or any third party.