# DATASHEET

# UT200SpWPHY01

SpaceWire Physical Layer Transceiver

2/1/2022 Version #:1.0.0

Version #:1.0.0

2/1/2022

## **Features**

- 2-bit Serializer/Deserializer (SerDes) functionality
- LVDS physical layer
- Data rates to 200 Mbits/sec
- Data/Strobe transmit skew <500pS
- 3.3V power supply
- Cold spare on LVDS pins
- Radiation-hardened design; total dose irradiation testing to MIL-STD-883 Method 1019
  - Total-dose: 100 krad(Si)
  - Latchup immune (LET > 109 MeV-cm2/mg)
- ESD rating Class 1
- Packaged in a 28-pin flatpack
- Standard Microcircuit Drawing 5962-06232
  - QML Q and V complaint part

## Introduction

Frontgrade Colorado Springs' UT200SpWPHY01 Physical Layer Transceiver (PHY) is designed to handle the critical timing issues associated with the SpaceWire Data/Strobe Encoding scheme.

The receiver operates on both edges of the recovered RxClk and provides data on the digital outputs in bit pairs. The transmitter operation is the reverse of the receiver. Bit pairs of data and strobe are written into the device on the WrClk signal and the PHY serializes data and strobe onto the LVDS bus using the TxClk signal. The advantages of this SerDes functionality is the interfacing FPGA or ASIC can run at reduced clock rate with high-speed clock not requiring a stringent phase relationship.

Version #:1.0.0

2/1/2022





## **Applications Information**

Frontgrade Colorado Springs' UT200SpWPHY01 SpaceWire Physical Layer Transceiver is designed to maximize the speed of SpaceWire links implemented in Field Programmable Gate Arrays. The UT200SpWPHY01 is designed to handle the critical timing issues associated with the SpaceWire data/strobe encoding scheme.

## **Receiver Fail-Safe**

The UT200SpWPHY01 SpaceWire Physical Layer Transceiver is a high gain, high speed device that amplifies a small differential signal (20mV) to TTL logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver's internal fail-safe circuitry is designed to source/ sink a small amount of current, providing fail-safe protection (a stable known state of HIGH output voltage) for floating, terminated or shorted receiver inputs.

- 1. **Open Input Pins.** If an application requires an unused channel, the inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull down resistors to set the output to a HIGH state. This internal circuitry will guarantee a HIGH, stable output state for open inputs.
- 2. **Terminated Input.** If the driver is disconnected (cable unplugged), or if the driver is in a three-state or power- off condition, the receiver output will again be in a HIGH state, even with the end of cable 100Ω termination resistor

across the input pins. The unplugged cable can become a floating antenna which can pick up noise. If the cable picks up more than 10mV of differential noise, the receiver may see the noise as a valid signal and switch. To insure that any noise is seen as common-mode and not differential, a balanced interconnect should be used. Twisted pair cable offers better balance than flat ribbon cable.

3. **Shorted Inputs**. If a fault condition occurs that shorts the receiver inputs together, thus resulting in a OV differential input voltage, the receiver output remains in a HIGH state. Shorted input failsafe is not supported across the common- mode range of the device (V<sub>SS</sub> to 2.4V). It is only supported with inputs shorted and no external common-mode voltage applied.

| TxOE | RST | LCILBE | RmtLBE | Tx Outputs        | Rx Outputs        |
|------|-----|--------|--------|-------------------|-------------------|
| 0    | 0   | x      | x      | Hi-Z              | Hi-Z              |
| 1    | 1   | 0      | 0      | CMOS<br>Tx Inputs | LVDS<br>Rx Inputs |
| 0    | 1   | 0      | x      | Hi-Z              | LVDS<br>Rx Inputs |
| 0    | 1   | 1      | x      | Hi-Z              | CMOS<br>Tx Inputs |
| 1    | 0   | x      | 0      | 0                 | Hi-Z              |
| 1    | 0   | x      | 1      | LVDS<br>Rx Inputs | Hi-Z              |
| 1    | 1   | 0      | 1      | LVDS<br>Rx Inputs | LVDS<br>Rx Inputs |
| 1    | 1   | 1      | 0      | CMOS<br>Tx Inputs | CMOS<br>Tx Inputs |
| 1    | 1   | 1      | 1      | LVDS<br>Rx Inputs | CMOS<br>Tx Inputs |

### Table 1: SpaceWire Physical Layer Transceiver Device Operation Truth Table

2/1/2022

## Radiation

| Parameter                                                 | Limit        | Units                   |
|-----------------------------------------------------------|--------------|-------------------------|
| Total Ionizing Dose (TID)                                 | >3E5 and 1E6 | rads(Si)                |
| Single Event Latchup (SEL) <sup>1, 2</sup>                | >109         | MeV-cm <sup>2</sup> /mg |
| SEU Saturated Cross-Section ( $\sigma_{sat}$ )            | 1.0E-8       | cm²/device              |
| Onset Single Event Upset (SEU) LET Threshold <sup>3</sup> | 109          | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence                                           | 1.0E14       | n/cm <sup>2</sup>       |
| Dose Rate Upset                                           | TBD          | rads(Si)/sec            |
| Dose Rate Survivability                                   | TBD          | rads(Si)/sec            |

- 1. The UT200SpW02 are latchup immune to particle LETs >109 MeV-cm2/mg.
- 2. Worst case temperature and voltage of  $T_C$  = +125°C,  $V_{DD}$  = 3.6V, VDDQ1/Q3/Q4 = 3.6V for SEL.
- 3. Worst case temperature and voltage of  $T_C$  = +25°C,  $V_{DD}$  = 3.0V, VDDQ1/Q3/Q4 = 3.0V for SEU.
- 4. Adams 90% worst case particle environment, Geosynchronous orbit, 100mils of Aluminium shielding.

|                 | 28-pin Flatpack Pin Description20 |                           |                                                                                                                                                                           |  |  |
|-----------------|-----------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name        | Pin Number                        | Pin Type                  | Description                                                                                                                                                               |  |  |
| LCILBE          | 1                                 | LVCMOS Input <sup>1</sup> | Local Loopback Enable<br>0: No loopback, received data comes from LVDS Rx inputs (RxD+,)<br>1: Local loopback, received data comes from LVCMOS Tx inputs (TxD0,)          |  |  |
| RmtLBE          | 2                                 | LVCMOS Input <sup>1</sup> | Remote Loopback Enable<br>0: No loopback, Transmit LVDS data comes from the LVCMOS Tx inputs (TxD0,)<br>1. Remote Loopback, Transmit LVDS data comes from LVDS Rx inputs. |  |  |
| RxD+            | 3                                 | LVDS Input                | LVDS Rx differential positive Data input                                                                                                                                  |  |  |
| RxD-            | 4                                 | LVDS Input                | LVDS Rx differential negative Data input                                                                                                                                  |  |  |
| RxS+            | 5                                 | LVDS Input                | LVDS Rx differential positive Strobe input                                                                                                                                |  |  |
| RxS-            | 6                                 | LVDS Input                | LVDS Rx differential negative Strobe input                                                                                                                                |  |  |
| V <sub>DD</sub> | 7, 22, 28                         |                           | V <sub>DD</sub> 3.3V power supply                                                                                                                                         |  |  |
| GND             | 8,14,21,27                        |                           | V <sub>55</sub> 0V                                                                                                                                                        |  |  |
| TxS+            | 9                                 | LVDS Output               | LVDS Tx differential positive Strobe output                                                                                                                               |  |  |
| TxS-            | 10                                | LVDS Output               | LVDS Tx differential negative Strobe output                                                                                                                               |  |  |
| TxD+            | 11                                | LVDS Output               | LVDS Tx differential positive Data output                                                                                                                                 |  |  |
| TxD-            | 12                                | LVDS Output               | LVDS Tx differential negative Data output                                                                                                                                 |  |  |
| TxOE            | 13                                | LVCMOS Input <sup>1</sup> | TxOE=High: Enables LVDS transmit TxOE=Low: Tri-states LVDS transmit                                                                                                       |  |  |

Version #:1.0.0

### SpaceWire Physical Layer Transceiver

### 2/1/2022

|       | 28-pin Flatpack Pin Description20 |                           |                                                                                                                                                                                                                 |  |  |  |
|-------|-----------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RxDR  | 26                                | LVCMOS Output             | Receiver rising edge (even) bit output (See Figure 7)                                                                                                                                                           |  |  |  |
| RxDF  | 25                                | LVCMOS Output             | Receiver falling edge (odd) bit output (See Figure 7)                                                                                                                                                           |  |  |  |
| RxClk | 24                                | LVCMOS Output             | Receiver clock output                                                                                                                                                                                           |  |  |  |
| RST   | 23                                | LVCMOS Input <sup>1</sup> | RST must remain low for 3 clock cycles before transitioning high, and must transition high 3 clock cycles before valid data.                                                                                    |  |  |  |
| TxClk | 20                                | LVCMOS Input <sup>1</sup> | Clock input to transmitter used to clock LVDS output. Any phase relationship is allowed between TxClk & WrClk but both must come from the same clock source and TxClk must be twice the frequency of the WrClk. |  |  |  |
| WrClk | 19                                | LVCMOS Input 1            | Transmitter input data Clock used to clock CMOS input to transmitter. Any phase relationship is allowed between TxClk & WrClk but both must come from the same clock source and WrClk must 1/2 of TxClk.        |  |  |  |
| TxS0  | 18                                | LVCMOS Input              | First (even) bit of 2bit parallel strobe input to transmitter                                                                                                                                                   |  |  |  |
| TxS1  | 17                                | LVCMOS Input              | Second (odd) bit of 2bit parallel strobe input to transmitter                                                                                                                                                   |  |  |  |
| TxD0  | 16                                | LVCMOS Input              | First, even bit of 2bit parallel data input to transmitter                                                                                                                                                      |  |  |  |
| TxD1  | 15                                | LVCMOS Input              | Second, odd bit of 2bit parallel data input to transmitter                                                                                                                                                      |  |  |  |

### Note:

1. LVTTL compatible

## **Pin Configuration**

|                 |    |    | 1               |
|-----------------|----|----|-----------------|
|                 | 1  | 28 | V <sub>DD</sub> |
| RmtLBE          | 2  | 27 | GND             |
| RxD+            | 3  | 26 | RxDR            |
| RxD-            | 4  | 25 | RxDF            |
| RxS+ ——         | 5  | 24 | RxClk           |
| RxS             | 6  | 23 | RST             |
| V <sub>DD</sub> | 7  | 22 | v <sub>DD</sub> |
| GND             | 8  | 21 | GND             |
| TxS+            | 9  | 20 | TxClk           |
| TxS-            | 10 | 19 | WrClk           |
| TxD+            | 11 | 18 | ——— TxS0        |
| TxD-            | 12 | 17 | TxS1            |
| ТхОЕ            | 13 | 16 | TxD0            |
| GND             | 14 | 15 | ——— TxD1        |
|                 |    |    | 1               |

2/1/2022

## Absolute Maximum Ratings<sup>1</sup>

### (Referenced to Vss)

| Symbol           | Parameter                                   | Limits                           |
|------------------|---------------------------------------------|----------------------------------|
| V <sub>DD</sub>  | DC supply voltage -0.3 to 4.0V              |                                  |
| N                | Voltage on any pin during operation         | -0.3 to (V <sub>DD</sub> + 0.3V) |
| V <sub>I/O</sub> | Voltage on any LVDS pin during cold spare 2 | 3 to 4.0V                        |
| T <sub>STG</sub> | Storage temperature -65 to +150°C           |                                  |
| P <sub>D</sub>   | Maximum power dissipation3                  | 2.5W                             |
| Θ <sub>JC</sub>  | Thermal resistance, junction-to-case 4      | 10°C /W                          |
| lı               | DC input current                            | ±10mA                            |

- Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance.
- 2. LVCMOS pins are not cold spare.
- 3. Per MIL-STD\_883, Method 1012.1 Section 3.4.1, Po=Ti(max)-Tc(max)
- 4. Test per MIL-STD-883, Method 1012.

2/1/2022

## **Recommended Operating Conditions**

| Symbol            | Description              | Conditions                                           | Limit      | Units    |
|-------------------|--------------------------|------------------------------------------------------|------------|----------|
| V <sub>DD</sub>   | I/O supply voltage       |                                                      | 3.0 to 3.6 | v        |
| V <sub>IN</sub>   | Input voltage on any pin |                                                      | 0 to VDD   | V        |
| T <sub>C</sub>    | Case Temperature         |                                                      | -55 to 125 | °C       |
| t <sub>RISE</sub> | Input rise time 1        | CMOS Inputs (VIL to VIH)<br>LVDS Inputs (VTL to VTH) | ≤20        | ns<br>ns |
| t <sub>FALL</sub> | Input fall time 1        | CMOS Inputs (VIH to VIL)<br>LVDS Inputs (VTH to VTL) | ≤20<br>≤20 | ns<br>ns |

### Notes:

1. Supplied as a design guideline, not characterized nor tested.

## **DC Electrical Characteristics<sup>1</sup>**

## $(V_{\text{DD}} = 3.3V \pm 0.3V; -55^{\circ}\text{C} < T_{\text{C}} < +125^{\circ}\text{C})$

| Symbol              | Parameter                                                     | Condition                                                                       | MIN   | MAX   | Unit |
|---------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------|-------|-------|------|
| V <sub>IH</sub>     | High-level input voltage (CMOS)                               |                                                                                 | 2.0   |       | V    |
| VIL                 | Low-level input voltage (CMOS)                                |                                                                                 |       | 0.8   | V    |
| V <sub>OL</sub>     | Low-level output voltage (LVCMOS)                             | IOL = 12mA                                                                      |       | 0.4   | V    |
| V <sub>OH</sub>     | High-level output voltage (LVCMOS)                            | IOH = -12mA                                                                     | 2.4   |       | V    |
| I <sub>INLVDS</sub> | Input leakage current                                         | $V_{IN} = V_{DD}$ or GND, $V_{DD} = 3.6V$                                       | -20   | +20   | uA   |
| I <sub>INCMOS</sub> | Input leakage current                                         | $V_{IN} = V_{DD}$ or GND, $V_{DD} = 3.6V$                                       | -10   | +10   | uA   |
| I <sub>CS</sub>     | Cold Spare Leakage Current                                    | $V_{IN}$ =3.6V, $V_{DD}$ = $V_{SS}$ = 0V                                        | -20   | +20   | uA   |
| V <sub>TH</sub>     | Differential Input High Threshold                             | VCM = +1.2V                                                                     |       | +100  | mV   |
| V <sub>TL</sub>     | Differential Input Low Threshold                              | VCM = +1.2V                                                                     | -100  |       | mV   |
| V <sub>OD</sub>     | Differential Output Voltage                                   | R <sub>L</sub> = 100Ω                                                           | 250   | 400   | mV   |
| ΔV <sub>OD</sub>    | Change in Magnitude of VOD for<br>Complementary Output States | R <sub>L</sub> = 100Ω                                                           |       | 35    | mV   |
| V <sub>os</sub>     | Offset Voltage                                                | $R_{L}=100\Omega, \left(V_{OS}=\frac{V_{oh}+V_{ol}}{2}\right)$                  | 1.125 | 1.450 | V    |
| ΔV <sub>OS</sub>    | Change in Magnitude of VOS for<br>Complementary Output States | R <sub>L</sub> = 100Ω                                                           |       | 25    | mV   |
| l <sub>oz</sub>     | LVDS Output Three-State Current                               | TxOE = Gnd<br>V <sub>OUT</sub> = 0V or V <sub>DD</sub> , V <sub>DD</sub> = 3.6V | -10   | +10   | mA   |

Version #:1.0.0

2/1/2022

#### MAX Unit Condition MIN Symbol **Parameter** $R_{\text{TEST}} = 50\Omega$ all channels, running in full duplex 120 Loaded supply current, drivers enabled mΑ ICCL $V_{IN} = V_{DD}$ or $V_{SS}$ (all inputs) $C_{L} = 37 pF, F = 200 MHz$ $D_{IN} = V_{DD} \text{ or } V_{SS}$ 10 Loaded supply current, drivers disabled mΑ Iccz Clock and Data not toggling Clock @ 200 Mhz, TxOE = 0 Supply current, data toggling, clocks 25 I<sub>CCI</sub> mΑ Data @ 200 Mbits/sec, RST = 0 running, device in standby $C_{IN}^2$ 7 LVCMOS input capacitance f = 1MHz @ 0V рF 15 C<sub>OUT</sub><sup>2</sup> LVCMOS output capacitance f = 1MHz @ 0V рF CINLVDS<sup>2</sup> LVDS input capacitance f = 1MHz @ 0V 6 рF 7 C<sub>OUTLVDS</sub><sup>2</sup> LVDS output capacitance f = 1MHz @ 0V рF

### Notes:

- 1. Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except differential voltages.
- Capacitance is measured for initial qualification and when design changes may affect the input/output capacitance. Capacitance is measured between the designated terminal and V<sub>ss</sub> at a frequency of 1MHz and a signal amplitude of 50mV maximum.
- 3.  $R_{TEST}$  is the tester load.  $R_L$  is the LVDS termination load.

## **AC Switching Characteristics**

## (V<sub>DD</sub> = +3.3V ± 0.3V, TA = -55°C to +125°C)

| Symbol                        | Parameter                                                                                       | MIN | MAX | Unit |
|-------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|------|
| t <sub>cdlh</sub>             | TxClk to differential Data output low to high prop delay $R_{TEST}$ =50, CL = 37pF (figure 2)   | 2   | 4   | ns   |
| t <sub>CDHL</sub>             | TxClk to differential Data output high to low prop delay $R_{TEST}$ =50, CL = 37pF (figure 2)   | 2   | 4   | ns   |
| t <sub>cslh</sub>             | TxClk to differential Strobe output low to high prop delay $R_{TEST}$ =50, CL = 37pF (figure 2) | 2   | 4   | ns   |
| t <sub>CSHL</sub>             | TxClk to differential Strobe output high to low prop delay $R_{TEST}$ =50, CL = 37pF (figure 2) | 2   | 4   | ns   |
| t <sub>DCS</sub>              | Differential Channel Skew                                                                       |     | 0.4 | ns   |
| t <sub>CCS</sub> <sup>1</sup> | Channel to Channel Skew                                                                         |     | 0.5 | ns   |
| $t_{\text{TLH}}^2$            | Rise time LVDS Driver (figure 2) RL=100, CL = 37pF                                              |     | 1.5 | ns   |
| t <sub>THL</sub> <sup>2</sup> | Fall time LVDS Driver (figure 2) RL=100, CL = 37pF                                              |     | 1.5 | ns   |
| t <sub>OEHZ</sub>             | Output Enable Low to Data or Strobe High to Z (figure 3, 4) $R_{TEST} = 50$ , CL = 37pF         |     | 5   | ns   |
| t <sub>oelz</sub>             | Output Enable Low to Data or Strobe Low to Z (figure 3, 4) R <sub>TEST</sub> = 50, CL = 37pF    |     | 5.0 | ns   |

### Version #:1.0.0

2/1/2022

| Symbol                           | Parameter                                                                                                                                                | MIN | MAX | Unit              |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------------|
| t <sub>оеzн</sub>                | Output Enable High to Data or Strobe Z to High (figure 3, 4) $R_{TEST}$ = 50, CL = 37pF                                                                  |     | 5   | ns                |
| t <sub>OEZL</sub>                | Output Enable High to Data or Strobe Z to Low (figure 3, 4) R <sub>TEST</sub> = 50, CL = 37pF                                                            |     | 5.0 | ns                |
| t <sub>setup tx</sub>            | Minimum required setup of Data or Strobe with respect to WrClk (figure 6)                                                                                | 2   |     | ns                |
| t <sub>HOLD TX</sub>             | Minimum required hold of Data or Strobe with respect to WrClk (figure 6)                                                                                 | 0   |     | ns                |
| t <sub>INRISE</sub> <sup>3</sup> | Maximum rise time into Data/Strobe inputs (0.8V to 2V)                                                                                                   |     | 14  | % of bit<br>width |
| t <sub>infall</sub> <sup>3</sup> | Maximum fall time into Data/Strobe inputs (0.8V to 2V)                                                                                                   |     | 14  | % of bit<br>width |
| t <sub>DRST</sub>                | Minimum number of full clock cycles (WrClk) between rising edge of RST and rising edge of first valid data or strobe (TxDO, TxD1, TxS0, TxS1) (figure 5) | 3   |     | WrClk<br>cycles   |
| t <sub>CRST</sub>                | Minimum number of full clock cycles (WrClk) that RST must remain low before RST can transition high (figure 5)                                           | 3   |     | WrClk<br>cycles   |
| t <sub>co</sub>                  | Delay between RxClk <sup>-</sup> falling and data edge (figure 7)                                                                                        |     | 1   | ns                |
| t <sub>RLZ</sub>                 | Delay between $\overline{RST}$ going low and CMOS output tri-state (figure 7) $R_{TEST} = 50$ , CL = 37pF                                                |     | 5   | ns                |
| t <sub>RHV</sub>                 | Delay between $\overline{RST}$ going high and CMOS output valid (figure 7) $R_{TEST} = 50$ , CL = 37pF                                                   |     | 5   | ns                |
| t <sub>RISE</sub>                | CMOS 20-80% Receiver output rise time (figure 8) CL = 37pF                                                                                               |     | 1   | ns                |
| t <sub>FALL</sub>                | CMOS 20-80% Receiver output fall time (figure 8) CL = 37pF                                                                                               |     | 1   | ns                |
| ts <sup>3</sup>                  | LVDS Rx input data to strobe separation (figure 9)                                                                                                       | 2.5 |     | ns                |
| TxClk <sub>pmin</sub>            | Minimum Transmit Clock period                                                                                                                            |     | 5   | ns                |
| WrClk <sub>PMIN</sub>            | Minimum Write Clock period                                                                                                                               |     | 10  | ns                |
| t <sub>CPMIN</sub>               | Minimum High or Low Clock Pulse Width                                                                                                                    | 2   |     | ns                |

- 1. Includes differential skew
- 2. Guaranteed by characterization
- 3. Specified as a design guidelines only, not tested.
- 4. 2.5 ns of separation requires a  $R_{XOUT}$  Load of <= 10pF

Version #:1.0.0

2/1/2022



Figure 2: Driver Rise and Fall Times and Channel Skew





Version #:1.0.0

2/1/2022



Figure 4: Figure 4. Output Enable to Data Out Timing



Figure 5: Reset Timing Diagram

Version #:1.0.0

SpaceWire Physical Layer Transceiver

2/1/2022







Figure 7: Receiver Output Timing Diagram

Version #:1.0.0

2/1/2022



Figure 8: Receiver Output Rise and Fall Times Waveform



Figure 9: Data/Strobe Separation

Version #:1.0.0

2/1/2022

## Packaging



Figure 10: 28-pin Flatpack

- 1. All exposed metallized areas are gold plated over electrically plated nickel per MIL-PRF-38535.
- 2. The lid is electrically connected to  $V_{SS}$ .
- 3. Lead finishes are in accordance with MIL-PRF-38535.
- 4. Dimension symbology is in accordance with MIL-PRF-38535.
- 5. Lead position and coplanarity are not measured.
- 6. ID mark symbol is vendor option: no alphanumerics.

Version #:1.0.0

2/1/2022

## **Ordering Information**



- 7. Lead finish (A,C, or X) must be specified.
- 8. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 9. Prototype flow per Frontgrade Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed.
- 10. Military Temperature Range flow per Frontgrade Manufacturing Flows Document. Devices are tested at -55°C, room temp, and 125°C. Radiation neither tested nor guaranteed.
- 11. Extended Industrial Range flow per Frontgrade Colorado Springs Manufacturing Flows Document. Devices are tested at -40°C, room temp, and 125°. Radiation neither tested nor guaranteed.

Version #:1.0.0

2/1/2022

## **Ordering Information**



- 1. Lead finish (A,C, or X) must be specified.
- 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.

2/1/2022

## **Revision History**

| Date     | Revision # | Author | Change Description                                                                                                                                                                                                                                    | Page # |
|----------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Jan 2021 |            | MJL    | Initial revision history captured from current datasheet Feb 2008<br>Changed PD to 2.5W from 432mW. Corrected the PD specification by adding note 3<br>and moving note 3 to note 4.<br>Added TC. Trise and Tfall to recommended operating conditions. | 5,6    |
| Feb 2022 |            | MJL    | Changed units for linlvds, lincmos, Ics from mA to uA which got inadvertently changed during the Frontgrade formatting.                                                                                                                               | 6      |
|          |            |        |                                                                                                                                                                                                                                                       |        |
|          |            |        |                                                                                                                                                                                                                                                       |        |

## **Datasheet Definitions**

|                       | Definition                                                                                                                                                                                                                                                                                                    |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the <b>datasheet is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                            |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                                   |

**Frontgrade Technologies Proprietary Information** Frontgrade Technologies (Frontgrade or Company) reserves the right to make changes to any products and services described herein at any time without notice. Consult a Frontgrade sales representative to verify that the information contained herein is current before using the product described herein. Frontgrade does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by the Company; nor does the purchase, lease, or use of a product or service convey a license to any patents rights, copyrights, trademark rights, or any other intellectual property rights of the Company or any third party.