#### **Features**

- Synchronous SRAM organized as 2Meg words x 48bit
- Continuous Data Transfer (CDT) architecture eliminates wait states between read and write operations
- Supports 40MHz to 133MHz bus operations
- Internally self-timed output buffer control eliminates the need for synchronous output enable
- · Registered inputs and outputs for pipelined operation
- Single 2.5V to 3.3V supply
- Clock-to-output time
  - Clk to Q = 7ns
- Clock Enable (CEN) pin to enable clock and suspend operation
- · Synchronous self-timed writes
- Three Chip Enables (CSO, CS1, CS2) for simple depth expansion
- "ZZ" Sleep Mode option for partial power-down
- "SHUTDOWN" Mode option for deep power-down
- Four Word Burst Capability--linear or interleaved
- Operational Environment
  - Total Dose: 100 krad(Si)
  - SEL Immune:  $\leq 100 \text{MeV-cm}^2/\text{mg}$
  - SEU error rate: 1.7x10<sup>-6</sup> errors/bit-day
- · Package options:
  - 288-lead CLGA, CCGA, and CBGA
- Standard Microelectronics Drawing (SMD) 5962-15213
  - QMLQ and Q+

### Introduction

The UT8SP2M48 is a high performance 100,663,296-bit synchronous static random access memory (SSRAM) device that is organized as 2M words of 48 bits. This device is equipped with three chip selects ( $\overline{\text{CSO}}$ , CS1, and  $\overline{\text{CS2}}$ ), a write enable ( $\overline{\text{WE}}$ ), and an output enable ( $\overline{\text{OE}}$ ) pin, allowing for significant design flexibility without bus contention. The device supports a four word burst function using (ADV  $\overline{\text{LD}}$ ).

All synchronous inputs are registered on the rising edge of the clock provided the Clock Enable (CEN) input is enabled LOW. Operations are suspended when  $\overline{\text{CEN}}$  is disabled HIGH and the previous operation is extended. Write operation control signals are  $\overline{\text{WE}}$  and six byte write enables  $\overline{\text{BWE}}[5:0]$ . All write operations are performed by internal self-timed circuitry.

For easy bank selection, three synchronous Chip Enables ( $\overline{\text{CSO}}$ , CS1,  $\overline{\text{CS2}}$ ) and an asynchronous Output Enable ( $\overline{\text{OE}}$ ) provide for output tri-state control. The output drivers are synchronously tri-stated during the data portion of a write sequence to avoid bus contention.





Figure 1. UT8SP2M48 Block Diagram



## **Table 1: Pin Definitions**

| Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Туре               |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| CS0      | Chip Enable 0, Input, Active LOW: Sampled on the rising edge of CLK.  Used in conjunction with CS1 and CS2 to select or deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Input-Synchronous  |
| CS1      | Chip Enable 1 Input, Active HIGH: Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CSO}}$ and $\overline{\text{CS2}}$ to select or deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Input-Synchronous  |
| CS2      | Chip Enable 2 Input, Active LOW: Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CSO}}$ and CS1 to select or deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Input-Synchronous  |
| A[20:0]  | <b>Address Inputs:</b> Sampled at the rising edge of the CLK. A[1:0] is fed to the two-bit burst counter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Input-Synchronous  |
| BWE[5:0] | <b>Byte Write Enable, Active LOW:</b> Qualified with WE, allows writes to each of six bytes of memory when active, and masks input data when disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Input-Synchronous  |
| WE       | <b>Write Enable Input, Active LOW:</b> Sampled on the rising edge of CLK if CEN is active LOW. This signal must be enabled LOW to initiate a write sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Input-Synchronous  |
| ADV_LD   | Advance/Load Input: Advances the on-chip address counter or loads a new address. When HIGH (and CEN is enabled LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After deselection, drive ADV_LD LOW to load a new address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input-Synchronous  |
| CLK      | Clock Input: Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK is only recognized if CEN is active LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Input-Clock        |
| ŌĒ       | Output Enable, Asynchronous Input, Active LOW: Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are enabled to behave as outputs. When disabled HIGH, I/O pins are tri-stated, and act as input data pins. $\overline{OE}$ is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state and when the device is deselected.                                                                                                                                                                                                                                                                                                                                                                                    | Input-Asynchronous |
| CEN      | Clock Enable Input, Active LOW: When enabled LOW, the clock signal is recognized by the SSRAM. When deasserted HIGH, the clock signal is masked. Because deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Input-Synchronous  |
| DQ[47:0] | <b>Bidirectional Data I/Os:</b> As inputs, DQ[47:0] feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, DQ[47:0] delivers the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\text{OE}}$ . When $\overline{\text{OE}}$ is enabled LOW, the pins behave as outputs. When HIGH, DQs are placed in a tri-state condition. The outputs are automatically tri-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{\text{OE}}$ . CAES recommends connecting all DQ pins to either VDDQ or VSS through a $\geq 10 k\Omega$ resistor. | I/O-Synchronous    |
| RESET    | <b>Reset Input, Active Low:</b> Resets device to known configuration. Reset is required at initial power-up, after exiting shutdown mode, or after any power interruption.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Input-ASynchronous |



### **Table 1: Pin Definitions**

| Name                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Туре                              |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| ZZ                  | <b>ZZ "Sleep" Input, Active HIGH:</b> When HIGH, places the device in a non-time critical "sleep" condition with data integrity preserved. During normal operation, this pin must be LOW.                                                                                                                                                                                                                                                                                                                                                        | Input-Synchronous                 |
| SHUTDOWN            | <b>Shutdown Input, Active HIGH</b> : When HIGH, places device in shutdown mode. System clock can be stopped. Memory contents are not retained.                                                                                                                                                                                                                                                                                                                                                                                                   | Input-Asynchronous                |
| READY <sup>1</sup>  | <b>Device Ready Output:</b> READY outputs a HIGH when device is available for normal operations. READY outputs a LOW when requesting an idle cycle or during power up initialization. The READY output is a pseudo open-drain to support multiple device READY outputs connected to a single controller input with minimal connection. The READY pin drives high for one user clock cycle then tri-states. The READY pin requires an external pull-up connection to VDDQ through a >10k $\Omega$ +10% resistor to maintain the high logic state. | Output-Synchronous                |
| MODE <sup>2</sup>   | <b>Mode Input:</b> Established at power up. Selects the burst order of the device. When tied to VSS selects linear burst sequence. When tied to VDDQ selects interleaved burst sequence.                                                                                                                                                                                                                                                                                                                                                         | Input-DC                          |
| EXTRES <sup>2</sup> | <b>Input Current Reference:</b> Provided for external precision current reference resistor connection.                                                                                                                                                                                                                                                                                                                                                                                                                                           | Input-DC                          |
| FREQSEL             | <b>Operating Frequency Range Selection Input:</b> Input should be HIGH for CLK input above 80MHz, LOW for CLK input at 80MHz and below. DC input and CLK frequency can only be changed during sleep mode or established at power on.                                                                                                                                                                                                                                                                                                             | Input-DC                          |
| V <sub>DD</sub>     | Power supply inputs to the core of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power Supply                      |
| $V_{DDQ}$           | Power supply for the I/O circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | I/O Power Supply                  |
| $V_{SS}$            | Ground inputs to the core of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Ground                            |
| V <sub>SSQ</sub>    | Ground for I/O circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I/O Ground                        |
| NUIL                | <b>Not used Input Low:</b> Pins designated as NUIL need to be externally connected by user to $V_{SSQ}$ through a $\geq 10 k\Omega \pm 10\%$ resistor.                                                                                                                                                                                                                                                                                                                                                                                           |                                   |
| NUIH                | <b>Not used Input High:</b> Pins designated as NUIH need to be externally connected by user to $V_{DDQ}$ through a $\geq 10k\Omega \pm 10\%$ resistor.                                                                                                                                                                                                                                                                                                                                                                                           |                                   |
| NC                  | No Connects. Not internally connected to the die.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   |
| TDO <sup>3</sup>    | JTAG Circuit Serial Data Output: Package pin requires a pull-up through $\geq 10 k\Omega \pm 10\%$ resistor to $V_{DDQ}$ .                                                                                                                                                                                                                                                                                                                                                                                                                       | JTAG Serial Output<br>Synchronous |
| TDI <sup>3</sup>    | <b>JTAG Circuit Serial Data Input:</b> Device pin internally connected through a $75k\Omega\pm10\%$ resistor to $V_{DDQ}$ .                                                                                                                                                                                                                                                                                                                                                                                                                      | JTAG Serial Input<br>Synchronous  |
| TMS <sup>3</sup>    | <b>JTAG Controller Test Mode Select:</b> Device pin internally connected through a $75k\Omega\pm10\%$ resistor to $V_{DDQ}$ .                                                                                                                                                                                                                                                                                                                                                                                                                    | Test Mode Select<br>Synchronous   |
| TCK <sup>3</sup>    | JTAG Circuit Clock Input: Package pin requires a pull-up through $\geq 10 k\Omega \pm 10\%$ resistor to $V_{DDQ}$ .                                                                                                                                                                                                                                                                                                                                                                                                                              | JTAG Clock                        |

- 1) Reference application note AN-MEM-004 for additional READY signal information.
- 2) DC inputs are established at power up and cannot be switched while power is applied to the device.
- 3) Reference application note AN-MEM-005 for JTAG operations. JTAG operations are intended for terrestrial use and not guaranteed in radiation environment.



## **Device Operation**

The UT8SP2M48 is synchronous-pipelined SSRAM designed specifically to eliminate wait states during Write/Read or Read/ Write transitions. All synchronous inputs and outputs are registered on the rising edge of clock. The clock signal is enabled by the Clock Enable input ( $\overline{\text{CEN}}$ ). When  $\overline{\text{CEN}}$  is HIGH, the clock signal is disregarded and all internal states are maintained. All synchronous operations are qualified by  $\overline{\text{CEN}}$ . Once power-up requirements have been satisfied, the input clock may only be stopped during sleep (ZZ is HIGH) or shutdown mode (SHUTDOWN is HIGH). Maximum access delay from the rising edge of clock ( $t_{CQV}$ ) is 7ns (133 MHz device).

Access is initiated by asserting all three Chip Enables ( $\overline{CSO}$ , CS1,  $\overline{CS2}$ ) active at the rising edge of the clock with Clock Enable ( $\overline{CEN}$ ) and ADV\_ $\overline{LD}$  asserted LOW. The address presented to the device will be registered. Access can be either a Read or Write operation, depending on the status of the Write Enable ( $\overline{WE}$ ).

Write operations are initiated by the Write Enable ( $\overline{\text{WE}}$ ) input. All write commands are controlled by built in synchronous self-timed circuitry.

Three synchronous Chip Enables ( $\overline{\text{CS0}}$ , CS1,  $\overline{\text{CS2}}$ ) and an asynchronous Output Enable ( $\overline{\text{OE}}$ ) simplify memory depth expansion. All operations (Reads, Writes, and Deselects) are pipelined. ADV\_ $\overline{\text{LD}}$  must be driven LOW once the device has been deselected in order to load a new address and command for the next operation.

## **Single Read Accesses**

A read access is initiated when the following device inputs are present at rising clock edge:  $\overline{\text{CEN}}$  is enabled LOW,  $\overline{\text{CSO}}$ , CS1, and  $\overline{\text{CS2}}$  are all enabled, the Write Enable input signal  $\overline{\text{WE}}$  is disabled HIGH and ADV\_ $\overline{\text{LD}}$  is asserted LOW. The addresses present at the address inputs A[20:0] are registered and presented to the memory. Data propagates to the input of the output register. Data will be available to the bus 7ns after the next rising clock edge provided  $\overline{\text{OE}}$  is enabled LOW. After the first clock of the read access, the output buffers are controlled by  $\overline{\text{OE}}$  and the internal control logic.  $\overline{\text{OE}}$  must be enabled LOW to drive requested data. During the next rising clock, any operation (Read/Write/Deselect) may be initiated. Device deselection is also pipelined. If any of the chip enables are false at rising edge of clock, the device outputs will tri-state after the following rising clock edge.

### **Burst Read Accesses**

The UT8SP2M48 has an internal burst counter allowing up to four reads to be performed from a single address input. A new address can only be loaded when ADV\_ $\overline{LD}$  is driven LOW. New addresses are loaded into the SSRAM, as described by the Single Read Access section. The burst counter operates in either linear or interleave and is controlled by the MODE input at power up. When MODE pin is LOW, the burst sequence is linear. The burst sequence is interleaved when MODE is HIGH. A0 and A1 are controlled by the burst counter. The burst counter will wrap around when needed. The burst counter increments anytime ADV\_ $\overline{LD}$  is HIGH and  $\overline{CEN}$  is low. The operation selected by the state of  $\overline{WE}$  is latched at the beginning of the sequence and maintained throughout.



## **Single Write Accesses**

A write access is initiated when the following device inputs are present at rising clock edge: CEN is enabled LOW,  $\overline{\text{CSO}}$ , CS1, and  $\overline{\text{CS2}}$  are all enabled, the Write Enable input signal  $\overline{\text{WE}}$  is enabled LOW and ADV\_ $\overline{\text{LD}}$  is asserted LOW. The addresses present at the address inputs A[20:0] are registered and presented to the memory core. Data I/Os are tri-stated at the next rising edge of clock regardless of state of  $\overline{\text{OE}}$ . The write is completed after the next rising clock edge using data present on DQ pins. Each byte of data is individually qualified by its applicable byte write enable input (see Table 2). When the input low, the applicable DQ inputs are registered to memory. When the input is high, the applicable DQ pins are ignored.

To avoid bus contention data should not be driven to DQs when outputs are active. The Output Enable ( $\overline{OE}$ ) may be disabled HIGH before applying data to the DQ lines. This will tri-state the DQ output drivers. As an additional feature DQ lines are automatically tri-stated during the data portion of a Write cycle, regardless of the state of  $\overline{OE}$ .

### **Burst Write Accesses**

The UT8SP2M48 has an internal burst counter allowing up to four writes to be performed from a single address input. A new address can only be loaded when ADV\_ $\overline{LD}$  is driven LOW. New addresses are loaded into the SSRAM, as described in the Single Write Access section. When ADV\_ $\overline{LD}$  is driven HIGH on the subsequent clock rise, where  $\overline{CEN}$  is LOW, the Chip Enables ( $\overline{CSO}$ , CS1,  $\overline{CS2}$ ) and  $\overline{WE}$  inputs are ignored and the burst counter is incremented. The  $\overline{BWE}[5:0]$  inputs must be LOW in each cycle of the burst write in order to qualify each respective byte of data.

### **READY Status**

The UT8SP2M48 device operates as a Synchronous SRAM device. Data integrity housekeeping activities are performed in the background during normal user activity. These housekeeping activities are performed on a regular basis. However, when a housekeeping activity sequence cannot be completed due to user conflict for memory space, the READY pin asserts signifying to the user that an idle cycle is required. Please reference applications note AN-MEM-004 for more information.

## Byte Write Enables **BWE**[5:0]

The UT8SP2M48 device employs six byte write enable inputs to be used in conjunction with  $\overline{\text{WE}}$  to qualify each associated byte of data into the memory. When  $\overline{\text{WE}}$  is HIGH, the device is in read mode where all  $\overline{\text{BWE}}[5:0]$  are don't cares. When  $\overline{\text{WE}}$  is LOW, each  $\overline{\text{BWE}}[5:0]$  must also be low to write the associated data input pins into memory. Data input pins whose associated byte write enable pin is HIGH, will be masked.



**Table 2. Byte Write Enable to Data Input Pins** 

| Byte Write Enable Input | Data Input Pins |
|-------------------------|-----------------|
| BWE0                    | DQ[7:0]         |
| BWE1                    | DQ[15:8]        |
| BWE2                    | DQ[23:16]       |
| BWE3                    | DQ[31:24]       |
| BWE4                    | DQ[39:32]       |
| BWE5                    | DQ[47:40]       |

## **Sleep Mode**

The ZZ input lead is a synchronous input. Asserting the ZZ pin HIGH places the SSRAM into a power conservative "sleep" mode. To assure the completion of previous commands and through the pipeline prior to entering sleep mode, a minimum of two full clock cycles (tzzs) are required between the last operation command and asserting the ZZ input. While in sleep mode, data integrity is guaranteed. Changing the input clock frequency or halting the input clock may be executed during sleep mode. The device must be deselected prior to entering sleep mode and remain deselected for the duration of tzzrec after the ZZ input returns LOW.

#### **Shutdown Mode**

The SHUTDOWN input pin is an asynchronous input. Asserting SHUTDOWN places the device in a power saving shutdown mode. The system clock can be stopped. Memory contents are not maintained in shutdown mode. The SSRAM requires a reset cycle upon exiting shutdown mode.

Table 3. Linear Burst Address Table (MODE=V<sub>SS</sub>)

| Starting Address | Second Address | Third Address | Fourth Address |
|------------------|----------------|---------------|----------------|
| A1, A0           | A1, A0         | A1, A0        | A1, A0         |
| 00               | 01             | 10            | 11             |
| 01               | 10             | 11            | 00             |
| 10               | 11             | 00            | 01             |
| 11               | 00             | 01            | 10             |

Table 4. Interleaved Burst Address Table (MODE=VDDQ)

| Starting Address | Second Address | Third Address | Fourth Address |
|------------------|----------------|---------------|----------------|
| A1, A0           | A1, A0         | A1, A0        | A1, A0         |
| 00               | 01             | 10            | 11             |
| 01               | 00             | 11            | 10             |
| 10               | 11             | 00            | 01             |
| 11               | 10             | 01            | 00             |



## **Power Up/ Down Requirements**

The SSRAM requires that  $V_{DD} \leq V_{DDQ}$  at all times. The SSRAM does require the user to provide an external reset after initial power application, exiting shutdown mode, or any power interruption to the device input voltage outside the specified limit. Performing a reset requires the assertion of the  $\overline{RESET}$  device input lead (LOW) for a minimum of 1us ( $t_{RLRH}$ ). After the  $\overline{RESET}$  input is returned HIGH, the device requires 50us ( $t_{SHTDWNREC}$ ) to complete the reset operation. Once the reset operation is complete, the device requires an additional 20us ( $t_{CR}$ ) to synchronize the clock input, providing a stable input clock is present. The device READY output lead asserts HIGH once  $t_{CR}$  is satisfied at the next rising clock. The READY out lead HIGH indicates the device is available for normal operations. For power down it is required that  $V_{DD}$  and  $V_{DDQ}$  be powered down to  $\leq 0.5V$  for a minimum of 100ms.

## **Clock Conditioning Requirements**

The CLK signal input requirements are given in the Clock section of the AC Characterizations. AC Characterization performances listed herein are based on providing a clock input signal meeting these requirements.

## **Changing Clock Frequencies**

In order to optimize the UT8SP2M48 device operation, users are required to establish the FREQSEL pin state to a logic HIGH for CLK input frequencies > 80MHz and a logic LOW for CLK input frequencies of  $\le 80$ MHz. The CLK input frequency and FREQSEL pin state are established at power on. Both may only be changed while in SLEEP mode (reference Table 6).

### **External Connections**

A precision 25kohm  $\leq \pm 0.2\%$  low TCR  $\leq$  25ppm/°C resistor is required to be connected between device pin EXTRES (R15) and V<sub>SS</sub>.

In order to ensure proper operation in conjunction with JTAG boundary scan (reference applications note MEM-AN-005), CAES requires that specific package pins be biased through soft connections to either  $V_{DD}$ ,  $V_{DDQ}$  or  $V_{SS}$ . Table 5 is a list of these required external biases.

**Table 5. External Bias Conditions** 

| Signal Name           | Package Pin                                     | Bias Condition                                |
|-----------------------|-------------------------------------------------|-----------------------------------------------|
| NUIL <sup>1</sup>     | H1, H20, N1, N2,N19, N20, P13, R8, R10, R12,R16 | ≥10kΩ to V <sub>SSQ</sub>                     |
| NUIH <sup>2</sup>     | P16, R7, R13                                    | ≥10kΩ to V <sub>DDQ</sub>                     |
| TDO                   | R5                                              | ≥10kΩ to V <sub>DDQ</sub>                     |
| TCK                   | R9                                              | ≥10kΩ to V <sub>SSQ</sub>                     |
| DQ[47:0] <sup>3</sup> | ref Table 7                                     | ≥10kΩ to V <sub>DDQ</sub> or V <sub>SSQ</sub> |
| READY                 | C4                                              | ≥10kΩ to VDDQ                                 |

- 1) NUIL = Not Used Input Low
- 2) NUIH = Not Used Input High
- 3) CAES recommends connecting all DQ[47:0] to either  $V_{DDQ}$  or  $V_{SSQ}$  through  $\geq 10k\Omega$  resistors.



## Table 6: Truth Table for UT8SP2M48 [1, 2, 3, 4, 5, 6, 7]

| Operation                    | Address<br>Used | CSx* | ZZ | SHUT<br>DOWN | ADV_LD | WE | BWEx | ŌĒ | CEN | CLK | DQs      |
|------------------------------|-----------------|------|----|--------------|--------|----|------|----|-----|-----|----------|
| Standby Mode                 | None            | Н    | L  | L            | L      | Х  | Х    | Х  | L   | L-H | 3-State  |
| Continue Deselect            | None            | Χ    | L  | L            | Н      | Χ  | Х    | Χ  | L   | L-H | 3-State  |
| Read Cycle (Start<br>Burst)  | External        | L    | L  | L            | L      | Н  | Х    | L  | L   | L-H | Data Out |
| Read Cycle (Cont.<br>Burst)  | Next            | Х    | L  | L            | Н      | X  | Х    | L  | L   | L-H | Data Out |
| NOP/Dummy Read<br>(Start)    | External        | L    | L  | L            | L      | Н  | Х    | Н  | L   | L-H | 3-State  |
| NOP/Dummy Read<br>(Cont.)    | Next            | Х    | L  | L            | Н      | Х  | Х    | Н  | L   | L-H | 3-State  |
| Write Cycle (Start<br>Burst) | External        | L    | L  | L            | L      | L  | L    | Х  | L   | L-H | Data In  |
| Write Cycle (Cont.<br>Burst) | Next            | Χ    | Ш  | L            | Н      | Χ  |      | X  | L   | L-H | Data In  |
| Dummy Write<br>(Start)       | None            | L    | L  | L            | L      | L  | Н    | Х  | L   | L-H | 3-State  |
| Dummy Write (Cont.<br>Burst) | Next            | Х    | L  | L            | Н      | Χ  | H    | Х  | L   | L-H | 3-State  |
| Clock Inhibit (Stall)        | N/A             | Х    | L  | L            | Х      | Х  | Х    | Χ  | Н   | L-H | N/A      |
| Sleep Mode                   | N/A             | Н    | Н  | L            | Х      | Χ  | Х    | Χ  | Х   | Χ   | 3-State  |
| Shutdown Mode                | None            | Χ    | Χ  | Н            | Х      | Χ  | Х    | Χ  | Х   | Χ   | 3-State  |

- \* All chip selects active when L, at least one chip select inactive when H
  - 1) X = "Don't Care", H = Logic HIGH, L = Logic LOW.
  - 2) Write is defined by WE and BWEx
  - 3) When a Write cycle is detected, all I/Os are tri-stated.
  - 4) The DQ pins are controlled by the current cycle and the  $\overline{\text{OE}}$  signal.
  - 5)  $\overline{\text{CEN}} = \text{H}$  inserts wait states.
  - 6) Device will power-up deselected and the I/Os in a tri-state condition, regardless of  $\overline{\text{OE}}$ .
  - 7)  $\overline{\text{OE}}$  is asynchronous and is not sampled with the clock rise. It is masked internally during Write cycles. During a Read cycle DQs = tri-state when  $\overline{\text{OE}}$  is nactive or when the device is deselected and DQs= data when  $\overline{\text{OE}}$  is active.



## **Table 7. 288-Lead Pipelined Signal Locations**

|   | 1                 | 2                 | 3    | 4                  | 5                | 6    | 7                 | 8                 | 9                | 10                | 11    | 12                | 13                | 14          | 15     | 16                | 17   | 18           | 19                | 20                |
|---|-------------------|-------------------|------|--------------------|------------------|------|-------------------|-------------------|------------------|-------------------|-------|-------------------|-------------------|-------------|--------|-------------------|------|--------------|-------------------|-------------------|
| A |                   |                   | VDDQ | CS2                | WE               | VSS  | A10               | A8                | A4               | A18               | A19   | A14               | A15               | A2          | A0     | CS0               | BWE5 | BWE1         |                   |                   |
| В |                   | VSS               | VSS  | ŌĒ                 | BWE2             | A11  | A9                | A6                | A17              | VSS               | A20   | A16               | A13               | A12         | A1     | ZZ                | BWE3 | SHUT<br>DOWN | VSS               |                   |
| C | VDDQ              | VSSQ              | VSS  | READY <sup>1</sup> | BWE0             | BWE4 | A7                | A5                | VSS              | VDD               | vss   | VSSQ              | VDD               | VDD         | A3     | ADV_LD            | CS1  | VSS          | VSSQ              | VDD               |
| D | DQ33              | DQ35              | VDD  | vss                | VSS              | VDDQ | VSSQ              | VDD               | VDD              | VSS               | VDD   | VDD               | VSSQ              | VDDQ        | VDD    | VSS               | VSS  | VDD          | VDDQ              | DQ32              |
| Е | DQ37              | DQ1               | DQ39 | VDD                | VSSQ             | VSS  | VSSQ              | VDDQ              | VSS              | VSS               | VSS   | VSSQ              | VDDQ              | VSS         | vss    | VSSQ              | VDD  | DQ38         | DQ36              | DQ34              |
| F | DQ3               | DQ5               | DQ7  | VDDQ               | VDDQ             | VSSQ | VSS               | VSS               | VDD              | VSS               | VDD   | VSS               | VSS               | VDDQ        | VSSQ   | VDDQ              | VDDQ | DQ4          | DQ0               | DQ2               |
| G | DQ9               | DQ11              | DQ13 | VDD                | VSSQ             | VDD  | VDDQ              | VDD               | VSS              | VDD               | VSS   | VDD               | VDDQ              | VSSQ        | VDD    | VSSQ              | VDD  | DQ10         | DQ6               | DQ8               |
| Н | NUIL <sup>3</sup> | DQ15              | CEN  | vss                | VSS              | VDD  | VDD               | VDD               | VSS              | VSS               | VSS   | VDD               | VDD               | VSS         | vss    | vss               | VSS  | CLK          | DQ12              | NUIL              |
| J | DQ19              | DQ17              | DQ21 | VDD                | VSSQ             | VDD  | VSS               | VDD               | VSS              | VDD               | VSS   | VDD               | VSS               | VSSQ        | VDD    | VSSQ              | VDD  | DQ14         | DQ16              | DQ18              |
| K | DQ27              | DQ25              | DQ23 | VDDQ               | VDDQ             | VSSQ | VSS               | VDDQ              | VDD              | VSS               | VDD   | VDDQ              | VSS               | VDDQ        | VSSQ   | VDDQ              | VDDQ | DQ20         | DQ24              | DQ22              |
| L | DQ31              | DQ41              | DQ29 | VDD                | VSSQ             | VSS  | VSSQ              | VDDQ              | VSS              | VSS               | VSS   | VSSQ              | VDDQ              | VSS         | vss    | VSSQ              | VDD  | DQ26         | DQ30              | DQ28              |
| M | DQ45              | DQ47              | DQ43 | VDD                | VSS              | VSSQ | VDDQ              | VSSQ              | VDD              | VSS               | VDD   | VDD               | VSSQ              | VDDQ        | VSSQ   | VSS               | VDD  | DQ40         | DQ44              | DQ42              |
| N | NUIL <sup>3</sup> | NUIL <sup>3</sup> | VSS  | VSS                | VDD              | VDDQ | VSSQ              | VDD               | VSS              | VDD               | VSS   | VSS               | VDD               | VSSQ        | VSSQ   | VDD               | VSS  | DQ46         | NUIL <sup>3</sup> | NUIL <sup>3</sup> |
| P |                   | VSS               | VSS  | VDD                | VDDQ             | VSSQ | VSSQ              | VSSQ              | VSS              | vss               | VDDQ  | MODE              | NUIL <sup>3</sup> | VDDQ        | TMS    | NUIH <sup>4</sup> | VSSQ | VSS          | VSS               |                   |
| R |                   |                   | VDD  | TDI                | TDO <sup>1</sup> | VDD  | NUIH <sup>4</sup> | NUIL <sup>3</sup> | TCK <sup>2</sup> | NUIL <sup>3</sup> | RESET | NUIL <sup>3</sup> | NUIH <sup>4</sup> | FREQ<br>SEL | EXTRES | NUIL <sup>3</sup> | VDDQ | VDD          |                   |                   |

- 1) Pin requires pull-up to  $V_{DDQ}$  of  $\geq 10k\Omega \pm 10\%$ .
- 2) Pin requires pull-down to  $V_{SS}$  of  $\geq 10k\Omega \pm 10\%$ .
- 3) NUIL = Not used Input Low. NUIL pins requires  $\geq 10 k\Omega \pm 10\%$  pull-down to V<sub>SSQ</sub>.
- 4) NUIH = Not Used Input High. NUIH pins requires  $\geq 10 \text{k}\Omega \pm 10\%$  pull-up to V<sub>DDQ</sub>.



## Absolute Maximum Ratings 1

(Referenced to Vss)

| Symbol           | Parameter                                                                 | Value                         | Unit |
|------------------|---------------------------------------------------------------------------|-------------------------------|------|
| $V_{DD}/V_{DDQ}$ | Supply Voltage <sup>2</sup>                                               | -0.5 to 4.0                   | V    |
| V <sub>IN</sub>  | Voltage on any pin <sup>2</sup>                                           | -0.3 to V <sub>DDQ</sub> +0.3 | V    |
| I <sub>IO</sub>  | DC I/O current per pin @ T <sub>J</sub> = 135° for 15 years               | ±10                           | mA   |
| P <sub>D</sub>   | Package power dissipation permitted @ T <sub>C</sub> = 105°C <sup>3</sup> | 15                            | W    |
| T <sub>J</sub>   | Maximum junction temperature                                              | +150                          | °C   |
| Θ <sub>JC</sub>  | Thermal resistance junction to case                                       | 3                             | °C/W |
| T <sub>STG</sub> | Storage temperature                                                       | -65 to +150                   | °C   |

#### **Notes:**

- 1) Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to recommended operating conditions.
- 2) All voltages are referenced to  $V_{\text{SS}}$ .
- 3) Per MIL-STD-883, Method 1012, Section 3.4.1  $P_D = \frac{(T_J(max) T_c(max))}{\Theta_{JC}}$

## **Operational Environments**

| Parameter                                      | Limit                | Units                   |
|------------------------------------------------|----------------------|-------------------------|
| Total Ionizing Dose (TID)                      | 100                  | krad(Si)                |
| Heavy Ion Error Rate <sup>1</sup>              | 1.7x10 <sup>-6</sup> | Errors/Bit-Day          |
| Single Event Latchup (SEL) Immune <sup>2</sup> | ≤ 100                | MeV-cm <sup>2</sup> /mg |

### Notes:

- 1) Adams 90% worst case environment, Geosynchronous orbit, 100mils of aluminum
- 2) Temperature = 105°C;  $V_{\text{DD}}$  and  $V_{\text{DDQ}}$  = 3.6V

## **Recommended Operating Conditions**

| Symbol         | Parameter                | Limits                   |
|----------------|--------------------------|--------------------------|
| $V_{DD}$       | Core supply voltage      | 2.3V to V <sub>DDQ</sub> |
| $V_{DDQ}$      | I/O power supply voltage | 2.3V to 3.6V             |
| T <sub>C</sub> | Case temperature range   | -55°C to +105°C          |
| $V_{IN}$       | DC input voltage         | 0V to V <sub>DDQ</sub>   |
| Tı             | Junction Temperature     | -55°C to +125°C          |



## DC Electrical Characteristics (Pre and Post-Radiation) \*

 $(V_{DD} = 2.3V \text{ to } V_{DDQ}, V_{DDQ} = 2.3 \text{ to } 3.6V;$  Unless otherwise noted, Tc is per the temperature range ordered)

| Parameter                        | Description                                   | Condition                                                                                                                            |                | MIN                    | MAX       | Unit |
|----------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|-----------|------|
| V <sub>DD</sub>                  | Core Power Supply Voltage                     |                                                                                                                                      |                | 2.3                    | $V_{DDQ}$ | V    |
| $V_{DDQ}$                        | I/O Power Supply Voltage                      |                                                                                                                                      |                | 2.3                    | 3.6       | V    |
| V <sub>OH</sub>                  | Output HIGH Voltage                           | For 3.0V I/O, I <sub>OH</sub> =-4m                                                                                                   | A              | 0.8 * V <sub>DDQ</sub> |           | V    |
| VOH                              | Output High Voltage                           | For 2.3V I/O, I <sub>OH</sub> =-1m                                                                                                   | A              | 2.0                    |           | V    |
| V <sub>OL</sub>                  | Output LOW Voltage                            | For 3.0V I/O, I <sub>OL</sub> =8mA                                                                                                   |                |                        | 0.4       | V    |
| VOL                              | Output LOW Voltage                            | For 2.3V I/O, I <sub>OL</sub> =1mA                                                                                                   |                |                        | 0.4       | V    |
| V <sub>IH</sub>                  | Input HIGH Voltage                            | For 3.0V I/O                                                                                                                         |                | 2.0                    |           | V    |
| VIH.                             | Input man voltage                             | For 2.3V I/O                                                                                                                         |                | 1.7                    |           | V    |
| $V_{\mathrm{IL}}$                | Input LOW Voltage                             | For 3.0V I/O                                                                                                                         |                |                        | 0.8       | V    |
| V IL                             | Input LOW Voltage                             | For 2.3V I/O                                                                                                                         |                |                        | 0.7       | V    |
| $I_{IN1}$                        | Input Leakage Current                         | $V_{IN} = V_{DDQ}$ and $V_{SS}$<br>Except device pins TDI                                                                            | and TMS        | -2                     | 2         | μА   |
| I <sub>IN2</sub>                 | Input Leakage Current                         | $V_{IN} = V_{DDQ}$<br>Device pins TDI and TI                                                                                         |                | 2                      | μА        |      |
| 1IN2                             | пристемаде ситепс                             | $V_{IN} = V_{SS}$<br>Device pins TDI and TI                                                                                          | MS             | -100                   |           | μА   |
| I <sub>OZ</sub>                  | Three-State Output Leakage<br>Current         | $\begin{aligned} &V_{DD},V_{DDQ}=(\text{Max}),\\ &V_{O}=V_{DDQ}\text{and}V_{SS},\\ &\overline{OE}=V_{DDQ}(\text{Max}) \end{aligned}$ |                | -2                     | 2         | μА   |
| I <sub>OS</sub> <sup>1, 2</sup>  | Short-Circuit Output Current                  | $V_{DD}$ , $V_{DDQ} = (Max)$ ,<br>$V_{O} = V_{DDQ}$ and $V_{SS}$                                                                     |                | -100                   | 100       | mA   |
|                                  |                                               | $V_{DD}$ , $V_{DDQ} = (Max)$ ,                                                                                                       | 105°C          |                        | 900       | mA   |
| $I_{DD}$ $^3$                    | V <sub>DD</sub> Supply Current in Active Mode | $I_{OUT} = 0mA,$<br>$f = f_{max}$                                                                                                    | -55°C and 25°C |                        | 750       | mA   |
|                                  | V <sub>DDQ</sub> Supply Current in Active     | $V_{DD}$ , $V_{DDQ} = (Max)$ ,                                                                                                       | 105°C          |                        | 100       | mA   |
| $I_{DDQ}^{3}$                    | Mode Mode                                     | $I_{OUT} = 0mA,$<br>$f = f_{max}$                                                                                                    | -55°C and 25°C |                        | 100       | mA   |
| _                                | V <sub>DD</sub> Supply Current in Shutdown    | $V_{DD}$ , $V_{DDQ} = (Max)$ , 105°C                                                                                                 |                |                        | 250       | mA   |
| I <sub>SHTDWD</sub> <sup>3</sup> | Mode Mode                                     | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL},$<br>SHUTDOWN $\ge V_{IH}$                                                          | -55°C and 25°C |                        | 200       | mA   |



| Parameter                         | Description                                        | Condition                                                                                  |                | MIN | MAX | Unit |
|-----------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------|----------------|-----|-----|------|
|                                   | V <sub>DDQ</sub> Supply Current in Shutdown        | $V_{DD}$ , $V_{DDQ} = (Max)$ ,                                                             | 105°C          |     | 15  | mA   |
| I <sub>SHTDWNQ</sub> <sup>3</sup> | I <sub>SHTDWNQ</sub> Mode                          | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL},$<br>SHUTDOWN $\ge V_{IH}$                | -55°C and 25°C |     | 15  | mA   |
|                                   |                                                    | $V_{DD}$ , $V_{DDQ} = (Max)$ ,                                                             | 105°C          |     | 650 | mA   |
| I <sub>STBY</sub> <sup>3</sup>    | V <sub>DD</sub> Supply Current in Standby<br>Mode  | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = fmax$ , device deselected                | -55°C and 25°C |     | 500 | mA   |
|                                   |                                                    | $V_{DD}$ , $V_{DDQ} = (Max)$ ,                                                             | 105°C          |     | 100 | mA   |
| I <sub>STBYQ</sub> <sup>3</sup>   | V <sub>DDQ</sub> Supply Current in Standby<br>Mode | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = fmax$ , device deselected                | -55°C and 25°C |     | 100 | mA   |
|                                   |                                                    | $V_{DD}$ , $V_{DDQ} = (Max)$ ,                                                             | 105°C          |     | 500 | mA   |
| I <sub>ZZ</sub> <sup>3</sup>      | V <sub>DD</sub> Supply Current in Sleep Mode       | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$ZZ \ge V_{IH}$ ,<br>$SHUTDOWN \le V_{IL}$ | -55°C and 25°C |     | 350 | mA   |
|                                   |                                                    | $V_{DD}$ , $V_{DDQ} = (Max)$ ,                                                             | 105°C          |     | 85  | mA   |
| I <sub>ZZQ</sub> <sup>3</sup>     | V <sub>DDQ</sub> Supply Current in Sleep<br>Mode   | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$ZZ \ge V_{IH}$ ,<br>$SHUTDOWN \le V_{IL}$ | -55°C and 25°C |     | 85  | mA   |

## **Capacitance**

| Symbol                        | Parameter         | MIN | MAX | Unit |
|-------------------------------|-------------------|-----|-----|------|
| C <sub>IN</sub> <sup>4</sup>  | Input Capacitance |     | 15  | pF   |
| C <sub>I/O</sub> <sup>4</sup> | I/O Capacitance   |     | 15  | pF   |

- \* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.
  - 1) Supplied as a design limit but not guaranteed nor tested.
  - 2) Not more than one output may be shorted at a time for maximum duration of one second.
  - 3) Post-irradiation limits are the 105°C limits when specified.
  - 4) Measured only for initial qualification and after process or design changes that could affect this parameter.



## AC Characteristics (Pre and Post-Radiation) \*

 $(V_{DD} = 2.3V \text{ to } V_{DDQ}, V_{DDQ} = 2.3 \text{ to } 3.6V;$  Unless otherwise noted, Tc is per the temperature range ordered.) <sup>1</sup>

| Parameter                                    | Description                                            | MIN                    | MAX                    | Unit |
|----------------------------------------------|--------------------------------------------------------|------------------------|------------------------|------|
| t <sub>Powerup</sub> <sup>2</sup>            | V <sub>DD</sub> to first valid command (READ or WRITE) | 100                    |                        | ms   |
| Clock                                        |                                                        |                        | •                      |      |
| t <sub>cyc</sub>                             | Clock (CLK) cycle time                                 | 7.5                    | 25.0                   | ns   |
| t <sub>сн</sub>                              | CLK HIGH time                                          | 0.4 * t <sub>CYC</sub> | 0.6 * t <sub>CYC</sub> | ns   |
| t <sub>CL</sub>                              | CLK LOW time                                           | 0.4 * t <sub>CYC</sub> | 0.6 * t <sub>CYC</sub> | ns   |
| t <sub>r</sub> , t <sub>f</sub> <sup>2</sup> | Input clock rise/fall time (10-90%)                    | 2.25                   |                        | V/ns |
| t <sub>clkPJ</sub> 3, 5                      | Input clock period jitter                              | -100                   | 100                    | ps   |
| t <sub>clkCCJ</sub> 3, 5                     | Input clock cycle to cycle jitter                      |                        | 150                    | ps   |
| Setup Times                                  |                                                        |                        |                        |      |
| t <sub>AS</sub>                              | Address setup time prior to CLK                        | 2.5                    |                        | ns   |
| $t_{DS}$                                     | Data setup time prior to CLK                           | 1.5                    |                        | ns   |
| $t_{CENS}$                                   | Clock enable setup (CEN) time prior to CLK             | 3                      |                        | ns   |
| $t_{WES}$                                    | Write enable (WE) setup time prior to CLK              | 3                      |                        | ns   |
| t <sub>BWES</sub>                            | Byte Write enable (BWE[5:0]) setup time prior to CLK   | 3                      |                        | ns   |
| t <sub>ADVLDS</sub>                          | Advance load (ADV_LD) setup time prior to CLK          | 2.5                    |                        | ns   |
| t <sub>CSS</sub>                             | Chip select (CSx) setup time prior to CLK              | 3                      |                        | ns   |
| Hold Times                                   | ,                                                      | l                      |                        |      |
| t <sub>AH</sub>                              | Address hold time after CLK                            | 1.2                    |                        | ns   |
| t <sub>DH</sub>                              | Data hold time after CLK                               | 1.4                    |                        | ns   |
| t <sub>CENH</sub>                            | CEN hold time after CLK                                | 1.2                    |                        | ns   |
| t <sub>weh</sub>                             | WE hold time after CLK                                 | 1.5                    |                        | ns   |
| t <sub>BWEH</sub>                            | Byte Write enable (BWE[5:0]) hold time after CLK       | 1.5                    |                        | ns   |
| t <sub>ADVLDH</sub>                          | ADV_LD hold time after CLK                             | 0.9                    |                        | ns   |
| t <sub>CSH</sub>                             | CSx hold time after CLK                                | 1.8                    |                        | ns   |
| <b>Output Times</b>                          |                                                        | l                      |                        |      |
| t <sub>CQV</sub> <sup>4</sup>                | Data valid after rising CLK                            |                        | 7                      | ns   |
| t <sub>OEQV</sub> <sup>4</sup>               | Output enable (OE) active to data valid                |                        | 4.0                    | ns   |
| t <sub>сQОН</sub>                            | Data output hold time after rising CLK                 | 2.0                    |                        | ns   |
| t <sub>CQZ</sub> <sup>5</sup>                | Rising CLK to output three-state time                  |                        | 5.0                    | ns   |
| t <sub>CQX</sub> <sup>5</sup>                | Rising CLK to output enable time                       | 1.3                    |                        | ns   |
| t <sub>OEQZ</sub> <sup>5</sup>               | OE inactive to output three-state time                 |                        | 4.5                    | ns   |
| t <sub>OEQX</sub> <sup>5</sup>               | OE active to output enable time                        | 0                      |                        | ns   |



#### **Notes:**

- \* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured
  - 1) AC Characteristics based on compliance with CLOCK input specifications
  - 2) Supplied as a design guideline, not tested or guaranteed.
  - 3) Period and Cycle to Cycle jitter is defined by JEDEC Standard 65B
  - 4) Maximum data output valid times guaranteed up to 25pf load capacitance. For loads >25pf, a derating factor of parameter = [specification max(ns) + (C<sub>Load</sub> 25pF)(44.2ps/pF].
  - 5) Guaranteed by design.

## Shutdown and Sleep Mode Characteristics (Pre and Post-Radiation) \*

 $(V_{DD} = 2.3V \text{ to } V_{DDQ}, V_{DDQ} = 2.3 \text{ to } 3.6V;$  Unless otherwise noted T<sub>C</sub> is for temperature range ordered.)

| Parameter                         | Description                        | Condition                  | MIN                         | MAX                         | Unit |
|-----------------------------------|------------------------------------|----------------------------|-----------------------------|-----------------------------|------|
| t <sub>ZZS</sub> <sup>3</sup>     | Device operation to SLEEP mode     | $ZZ \ge V_{IH}$            | 2 t <sub>CYC</sub>          |                             | ns   |
| t <sub>ZZH</sub> <sup>3</sup>     | SLEEP high pulse width             | $ZZ \ge V_{IH}$            | 100                         |                             | μS   |
| t <sub>ZZL</sub> <sup>3</sup>     | SLEEP low pulse width              | $ZZ \leq V_{IH}$           | 100                         |                             | μS   |
| t <sub>SHTDWNS</sub> 3            | Device operation to SHUTDOWN       | SHUTDOWN $\geq V_{IH}$     | 2 t <sub>CYC</sub>          |                             | ns   |
| tzzrec 3                          | SLEEP recovery time                | $STANDBY \leq V_{IL}$      | 100 + (3*t <sub>CYC</sub> ) |                             | ns   |
| t <sub>SHTDWNREC</sub> 1, 3       | SHUTDOWN recovery time             | SHUTDOWN $\leq V_{IL}$     |                             | 50                          | us   |
| t <sub>ZZI</sub> <sup>4</sup>     | Active to SLEEP current            | $ZZ \ge V_{IH}$            |                             | 100 + (3*t <sub>CYC</sub> ) | ns   |
| t <sub>SHTDWNI</sub> <sup>4</sup> | Active to SHUTDOWN current         | $SHUTDOWN \geq V_{IH}$     |                             | 250                         | ns   |
| t <sub>RZZI</sub> <sup>4</sup>    | Time to exit SLEEP current mode    | $STANDBY \leq V_{IL}$      | 0                           |                             | ns   |
| t <sub>RSHTDWNI</sub> 4           | Time to exit SHUDOWN current mode  | SHUTDOWN $\leq V_{IL}$     | 0                           |                             | ns   |
| t <sub>CR</sub> 1, 2, 3           | Clock recovery prior to exiting ZZ | $ZZ \ge V_{IH}$            |                             | 20                          | μS   |
| t <sub>RLRH</sub>                 | RESET low to high time             | Shutdown ≤ V <sub>IL</sub> | 1                           |                             | μS   |
| t <sub>PDS</sub> <sup>3</sup>     | SLEEP setup time prior to CLK      |                            | 2.0                         |                             | ns   |
| t <sub>PDH</sub> <sup>3</sup>     | SLEEP hold time after CLK          |                            | 0.5                         |                             | ns   |

- \* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured
  - 1) The clock must start up prior to exiting sleep or shutdown modes. Parameter is guaranteed by design.
  - 2) T<sub>CR</sub> is necessary anytime the clock is stopped, after initial power on, or exiting shutdown mode.
  - 3) Tested functionally.
  - 4) Guaranteed by design.





Figure 3. Switching Waveform for Internal Housekeeping



Figure 4. Switching Waveform for SLEEP Mode



Figure 5. Switching Waveform for SHUTDOWN Mode



Figure 6. Switching Waveform for Power-Up





Figure 7. Switching Waveforms for Pipelined Cycle Operations

### Note:

1) CS1 has timing transitions identical to /CS0 and /CS2, but is inverted logically. For example, when /CSO and /CS2 are LOW, CS1 is HIGH.







Figure 8. AC Test Loads and Input Waveforms

#### Note:

1) Measurement of data output occurs at the low to high or high to low transition mid-point (i.e., CMOS input = VDD2/2



## **Packaging**



Figure 9. 288-Lead CCGA

- 1) Package material: opaque 90% minimum alumina ceramic.
- 2) All exposed metal areas are gold plated over electroplated nickel undercoating per MIL-PRF-38535.
- 3) Lid is connected to VSS.





Figure 10. 288-Lead CLGA

- 1) Package material: opaque 90% minimum alumina ceramic.
- 2) All exposed metal areas are gold plated over electroplated nickel undercoating per MIL-PRF-38535.
- 3) Lid is connected to VSS.





Figure 11. Advanced 288-lead CBGA, Ball dimensions (A, A1, A2) are subject to change

- 1) Package material: opaque 90% minimum alumina ceramic.
- 2) All exposed metal areas are gold plated over electroplated nickel undercoating per MIL-PRF-38535.
- 3) Lid is connected to VSS.
- 4) Ball drop size is 0.75mm.



## **Ordering Information**

### **2M x 48 SSRAM**



- 1) Lead finish is per the table below.
- 2) Prototype Flow per CAES Manufacturing Flows Document. Devices are tested at 25°C only. Radiation is neither tested nor guaranteed.
- 3) HiRel flow per CAES Manufacturing Flows Document. Radiation is neither tested nor guaranteed.

| Package Option | Associated Lead Finish Option |
|----------------|-------------------------------|
| (Z) 288-CLGA   | (C) Gold                      |
| (S) 288-CCGA   | (A) Hot Solder Dipped         |
| (C) 288-CBGA   | (A) Hot Solder Dipped         |



### 2M x 48 SSRAM: SMD



- 1) Lead finish is per the table below.
- 2) CAES Q+ assembly flow, as defined in section 4.2.2.d of the SMD, provides QML-Q product through the SMD that is manufactured with CAES QML-V flow.

| Package Option | Associated Lead Finish Option |
|----------------|-------------------------------|
| (X) 288-CLGA   | (C) Gold                      |
| (F) 288-CCGA   | (F) Hot Solder Dipped         |



## **Data Sheet Revision History**

| <b>Revision Date</b> | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Author |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 1-15                 | Release of Preliminary Datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ML     |
| 3-15                 | Page 1: Clock-to-ouput time changed from 6.7ns to 7ns. Added SMD Number. Page 5: Changed ( $t_{CQV}$ ) from 6.7ns to 7ns Page 7: Added pinout R7 and R8 to Table 4. Page 8: Changed lead signal P8 from VSS to VSSQ, R7 and R13 from VSS to NUIH, and R8 and R16 from VSS to NUIL. Page 10: SCRUBEN Device Pin added to Condition column of parameters $I_{IN1}$ and $I_{IN2}$ in the DC ELECTRICAL CHARACTERISTICS table Page 12: The minimum setup times for parameters $t_{CENS}$ , $t_{WES}$ , and $t_{CSS}$ have changed from 2.5ns to 3ns, and the maximum output time for $t_{CQV}$ and $t_{CMV1}$ changed from 6.7ns to 7 ns and $t_{CMV2}$ changed from 8.5ns to 9 ns in the AC ELECTRICAL CHARACTERISTICS table. Pages 17-18: Corrected bottom view package orientation. Page 21: Added SMD Designator |        |
| 9-17                 | Page 1: Datasheet Released<br>Page 4 and 8: READY pin 10K ohm pull-up requirement added to datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ML     |
| 11-17                | Page 20-21: Updated Order Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ML     |



## 96 Megabit Pipelined SSRAM

## UT8SP2M48

### **Datasheet Definitions**

|                       | DEFINITION                                                                                                                                                                                                                                                                                      |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the datasheet is subject to change. Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                    |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                     |

The following United States (U.S.) Department of Commerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordance with the Export Administration Regulations. Diversion contrary to U.S. law is prohibited.

Cobham Colorado Springs Inc. d/b/a Cobham Advanced Electronic Solutions (CAES) reserves the right to make changes to any products and services described herein at any time without notice. Consult an authorized sales representative to verify that the information in this data sheet is current before using this product. The company does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing; nor does the purchase, lease, or use of a product or service convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of the company or of third parties.

